blob: 0fc11a48f14c9532ceee6b81f60ed86cd2ef2459 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simekaf482d52012-09-28 09:56:37 +00002/*
3 * (C) Copyright 2012 Michal Simek <monstr@monstr.eu>
Michal Simek98d0f1f2018-01-17 07:37:47 +01004 * (C) Copyright 2013 - 2018 Xilinx, Inc.
Michal Simekaf482d52012-09-28 09:56:37 +00005 */
6
7#include <common.h>
Simon Glassa7b51302019-11-14 12:57:46 -07008#include <init.h>
Michal Simekbab07b62020-07-28 12:45:47 +02009#include <log.h>
Michal Simek309ef802018-02-21 17:04:28 +010010#include <dm/uclass.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060011#include <env.h>
Michal Simek65ef52f2014-02-24 11:16:32 +010012#include <fdtdec.h>
Michal Simek0f796702014-04-25 13:51:17 +020013#include <fpga.h>
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053014#include <malloc.h>
Michal Simek0f796702014-04-25 13:51:17 +020015#include <mmc.h>
Michal Simekc07b2252018-06-08 13:45:14 +020016#include <watchdog.h>
Michal Simek309ef802018-02-21 17:04:28 +010017#include <wdt.h>
Michal Simek15d654c2013-04-22 15:43:02 +020018#include <zynqpl.h>
Michal Simek242192b2013-04-12 16:33:08 +020019#include <asm/arch/hardware.h>
20#include <asm/arch/sys_proto.h>
Michal Simek705d44a2020-03-31 12:39:37 +020021#include "../common/board.h"
Michal Simekaf482d52012-09-28 09:56:37 +000022
23DECLARE_GLOBAL_DATA_PTR;
24
25int board_init(void)
26{
Michal Simekae9dc112021-02-02 16:34:48 +010027 if (IS_ENABLED(CONFIG_SPL_BUILD))
28 printf("Silicon version:\t%d\n", zynq_get_silicon_version());
29
Michal Simekaf482d52012-09-28 09:56:37 +000030 return 0;
31}
32
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053033int board_late_init(void)
34{
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053035 int env_targets_len = 0;
36 const char *mode;
37 char *new_targets;
38 char *env_targets;
39
Michal Simekbab07b62020-07-28 12:45:47 +020040 if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
41 debug("Saved variables - Skipping\n");
42 return 0;
43 }
44
45 if (!CONFIG_IS_ENABLED(ENV_VARS_UBOOT_RUNTIME_CONFIG))
46 return 0;
47
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053048 switch ((zynq_slcr_get_boot_mode()) & ZYNQ_BM_MASK) {
Michal Simek19356712016-12-16 13:16:14 +010049 case ZYNQ_BM_QSPI:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053050 mode = "qspi";
Simon Glass6a38e412017-08-03 12:22:09 -060051 env_set("modeboot", "qspiboot");
Michal Simek19356712016-12-16 13:16:14 +010052 break;
53 case ZYNQ_BM_NAND:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053054 mode = "nand";
Simon Glass6a38e412017-08-03 12:22:09 -060055 env_set("modeboot", "nandboot");
Michal Simek19356712016-12-16 13:16:14 +010056 break;
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053057 case ZYNQ_BM_NOR:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053058 mode = "nor";
Simon Glass6a38e412017-08-03 12:22:09 -060059 env_set("modeboot", "norboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053060 break;
61 case ZYNQ_BM_SD:
Michal Simek9541d0b2019-09-11 12:51:49 +020062 mode = "mmc0";
Simon Glass6a38e412017-08-03 12:22:09 -060063 env_set("modeboot", "sdboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053064 break;
65 case ZYNQ_BM_JTAG:
T Karthik Reddy6c28c292019-11-13 21:13:44 -070066 mode = "jtag pxe dhcp";
Simon Glass6a38e412017-08-03 12:22:09 -060067 env_set("modeboot", "jtagboot");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053068 break;
69 default:
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053070 mode = "";
Simon Glass6a38e412017-08-03 12:22:09 -060071 env_set("modeboot", "");
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053072 break;
73 }
74
Siva Durga Prasad Paladugubd75bc12019-01-25 17:06:06 +053075 /*
76 * One terminating char + one byte for space between mode
77 * and default boot_targets
78 */
79 env_targets = env_get("boot_targets");
80 if (env_targets)
81 env_targets_len = strlen(env_targets);
82
83 new_targets = calloc(1, strlen(mode) + env_targets_len + 2);
84 if (!new_targets)
85 return -ENOMEM;
86
87 sprintf(new_targets, "%s %s", mode,
88 env_targets ? env_targets : "");
89
90 env_set("boot_targets", new_targets);
91
Michal Simek705d44a2020-03-31 12:39:37 +020092 return board_late_init_xilinx();
Jagannadha Sutradharudu Teki11704c22014-01-09 01:48:21 +053093}
Michal Simekaf482d52012-09-28 09:56:37 +000094
Michal Simekf4780a72016-04-01 15:56:33 +020095#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
Simon Glass2f949c32017-03-31 08:40:32 -060096int dram_init_banksize(void)
Nathan Rossic12892b2016-12-04 19:33:22 +100097{
Michal Simekd5b7de62017-11-03 15:25:51 +010098 return fdtdec_setup_memory_banksize();
Tom Riniedcfdbd2016-12-09 07:56:54 -050099}
Michal Simekf4780a72016-04-01 15:56:33 +0200100
Tom Riniedcfdbd2016-12-09 07:56:54 -0500101int dram_init(void)
102{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +0530103 if (fdtdec_setup_mem_size_base() != 0)
Nathan Rossi58ea0d82016-12-19 00:03:34 +1000104 return -EINVAL;
Tom Riniedcfdbd2016-12-09 07:56:54 -0500105
106 zynq_ddrc_init();
107
108 return 0;
Michal Simekf4780a72016-04-01 15:56:33 +0200109}
Michal Simekf4780a72016-04-01 15:56:33 +0200110#else
111int dram_init(void)
112{
Michal Simek1b846212018-04-11 16:12:28 +0200113 gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
114 CONFIG_SYS_SDRAM_SIZE);
Michal Simekf4780a72016-04-01 15:56:33 +0200115
Michal Simekf5ff7bc2013-06-17 14:37:01 +0200116 zynq_ddrc_init();
117
Michal Simekaf482d52012-09-28 09:56:37 +0000118 return 0;
119}
Michal Simekf4780a72016-04-01 15:56:33 +0200120#endif