blob: 097710b4791c62d98de602dfbc39b9bbe3905879 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03002/*
3 * board/renesas/porter/porter.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030013#include <malloc.h>
14#include <dm.h>
15#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060016#include <env_internal.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030017#include <asm/processor.h>
18#include <asm/mach-types.h>
19#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090020#include <linux/errno.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030021#include <asm/arch/sys_proto.h>
22#include <asm/gpio.h>
23#include <asm/arch/rmobile.h>
24#include <asm/arch/rcar-mstp.h>
25#include <asm/arch/sh_sdhi.h>
26#include <netdev.h>
27#include <miiphy.h>
28#include <i2c.h>
29#include <div64.h>
30#include "qos.h"
31
32DECLARE_GLOBAL_DATA_PTR;
33
34#define CLK2MHZ(clk) (clk / 1000 / 1000)
35void s_init(void)
36{
37 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
38 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
39 u32 stc;
40
41 /* Watchdog init */
42 writel(0xA5A5A500, &rwdt->rwtcsra);
43 writel(0xA5A5A500, &swdt->swtcsra);
44
45 /* CPU frequency setting. Set to 1.5GHz */
46 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
47 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
48
49 /* QoS */
50 qos_init();
51}
52
Marek Vasuta5bbe262018-01-07 19:32:56 +010053#define TMU0_MSTP125 BIT(25)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030054
55#define SD2CKCR 0xE615026C
56#define SD_97500KHZ 0x7
57
58int board_early_init_f(void)
59{
60 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
61
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030062 /*
63 * SD0 clock is set to 97.5MHz by default.
64 * Set SD2 to the 97.5MHz as well.
65 */
66 writel(SD_97500KHZ, SD2CKCR);
67
68 return 0;
69}
70
Marek Vasutb97daa62018-02-17 00:35:23 +010071#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
72
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030073int board_init(void)
74{
75 /* adress of boot parameters */
76 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
77
Marek Vasutb97daa62018-02-17 00:35:23 +010078 /* Force ethernet PHY out of reset */
79 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
80 gpio_direction_output(ETHERNET_PHY_RESET, 0);
81 mdelay(10);
82 gpio_direction_output(ETHERNET_PHY_RESET, 1);
83
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030084 return 0;
85}
86
Marek Vasuta5bbe262018-01-07 19:32:56 +010087int dram_init(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030088{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053089 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasuta5bbe262018-01-07 19:32:56 +010090 return -EINVAL;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030091
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030092 return 0;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030093}
94
Marek Vasuta5bbe262018-01-07 19:32:56 +010095int dram_init_banksize(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030096{
Marek Vasuta5bbe262018-01-07 19:32:56 +010097 fdtdec_setup_memory_banksize();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030098
99 return 0;
100}
101
102/* porter has KSZ8041RNLI */
103#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100104#define PHY_LED_MODE 0xC000
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300105#define PHY_LED_MODE_ACK 0x4000
106int board_phy_config(struct phy_device *phydev)
107{
108 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
109 ret &= ~PHY_LED_MODE;
110 ret |= PHY_LED_MODE_ACK;
111 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
112
113 return 0;
114}
115
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300116void reset_cpu(ulong addr)
117{
Marek Vasut5e61b942018-02-17 02:16:48 +0100118 struct udevice *dev;
119 const u8 pmic_bus = 6;
120 const u8 pmic_addr = 0x5a;
121 u8 data;
122 int ret;
123
124 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
125 if (ret)
126 hang();
127
128 ret = dm_i2c_read(dev, 0x13, &data, 1);
129 if (ret)
130 hang();
131
132 data |= BIT(1);
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300133
Marek Vasut5e61b942018-02-17 02:16:48 +0100134 ret = dm_i2c_write(dev, 0x13, &data, 1);
135 if (ret)
136 hang();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300137}
Marek Vasutebcf2812018-04-17 02:49:48 +0200138
139enum env_location env_get_location(enum env_operation op, int prio)
140{
141 const u32 load_magic = 0xb33fc0de;
142
143 /* Block environment access if loaded using JTAG */
144 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
145 (op != ENVOP_INIT))
146 return ENVL_UNKNOWN;
147
148 if (prio)
149 return ENVL_UNKNOWN;
150
151 return ENVL_SPI_FLASH;
152}