Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 1 | /* |
| 2 | * board/renesas/porter/porter.c |
| 3 | * |
| 4 | * Copyright (C) 2015 Renesas Electronics Corporation |
| 5 | * Copyright (C) 2015 Cogent Embedded, Inc. |
| 6 | * |
| 7 | * SPDX-License-Identifier: GPL-2.0 |
| 8 | */ |
| 9 | |
| 10 | #include <common.h> |
| 11 | #include <malloc.h> |
| 12 | #include <dm.h> |
| 13 | #include <dm/platform_data/serial_sh.h> |
| 14 | #include <asm/processor.h> |
| 15 | #include <asm/mach-types.h> |
| 16 | #include <asm/io.h> |
Masahiro Yamada | 56a931c | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 17 | #include <linux/errno.h> |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 18 | #include <asm/arch/sys_proto.h> |
| 19 | #include <asm/gpio.h> |
| 20 | #include <asm/arch/rmobile.h> |
| 21 | #include <asm/arch/rcar-mstp.h> |
| 22 | #include <asm/arch/sh_sdhi.h> |
| 23 | #include <netdev.h> |
| 24 | #include <miiphy.h> |
| 25 | #include <i2c.h> |
| 26 | #include <div64.h> |
| 27 | #include "qos.h" |
| 28 | |
| 29 | DECLARE_GLOBAL_DATA_PTR; |
| 30 | |
| 31 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
| 32 | void s_init(void) |
| 33 | { |
| 34 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 35 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
| 36 | u32 stc; |
| 37 | |
| 38 | /* Watchdog init */ |
| 39 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 40 | writel(0xA5A5A500, &swdt->swtcsra); |
| 41 | |
| 42 | /* CPU frequency setting. Set to 1.5GHz */ |
| 43 | stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT; |
| 44 | clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc); |
| 45 | |
| 46 | /* QoS */ |
| 47 | qos_init(); |
| 48 | } |
| 49 | |
Marek Vasut | a5bbe26 | 2018-01-07 19:32:56 +0100 | [diff] [blame] | 50 | #define TMU0_MSTP125 BIT(25) |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 51 | |
| 52 | #define SD2CKCR 0xE615026C |
| 53 | #define SD_97500KHZ 0x7 |
| 54 | |
| 55 | int board_early_init_f(void) |
| 56 | { |
| 57 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
| 58 | |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 59 | /* |
| 60 | * SD0 clock is set to 97.5MHz by default. |
| 61 | * Set SD2 to the 97.5MHz as well. |
| 62 | */ |
| 63 | writel(SD_97500KHZ, SD2CKCR); |
| 64 | |
| 65 | return 0; |
| 66 | } |
| 67 | |
Marek Vasut | b97daa6 | 2018-02-17 00:35:23 +0100 | [diff] [blame^] | 68 | #define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */ |
| 69 | |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 70 | int board_init(void) |
| 71 | { |
| 72 | /* adress of boot parameters */ |
| 73 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
| 74 | |
Marek Vasut | b97daa6 | 2018-02-17 00:35:23 +0100 | [diff] [blame^] | 75 | /* Force ethernet PHY out of reset */ |
| 76 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 77 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
| 78 | mdelay(10); |
| 79 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
| 80 | |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 81 | return 0; |
| 82 | } |
| 83 | |
Marek Vasut | a5bbe26 | 2018-01-07 19:32:56 +0100 | [diff] [blame] | 84 | int dram_init(void) |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 85 | { |
Marek Vasut | a5bbe26 | 2018-01-07 19:32:56 +0100 | [diff] [blame] | 86 | if (fdtdec_setup_memory_size() != 0) |
| 87 | return -EINVAL; |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 88 | |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 89 | return 0; |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 90 | } |
| 91 | |
Marek Vasut | a5bbe26 | 2018-01-07 19:32:56 +0100 | [diff] [blame] | 92 | int dram_init_banksize(void) |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 93 | { |
Marek Vasut | a5bbe26 | 2018-01-07 19:32:56 +0100 | [diff] [blame] | 94 | fdtdec_setup_memory_banksize(); |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 95 | |
| 96 | return 0; |
| 97 | } |
| 98 | |
| 99 | /* porter has KSZ8041RNLI */ |
| 100 | #define PHY_CONTROL1 0x1E |
| 101 | #define PHY_LED_MODE 0xC0000 |
| 102 | #define PHY_LED_MODE_ACK 0x4000 |
| 103 | int board_phy_config(struct phy_device *phydev) |
| 104 | { |
| 105 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 106 | ret &= ~PHY_LED_MODE; |
| 107 | ret |= PHY_LED_MODE_ACK; |
| 108 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
| 109 | |
| 110 | return 0; |
| 111 | } |
| 112 | |
| 113 | const struct rmobile_sysinfo sysinfo = { |
Nobuhiro Iwamatsu | 7c11273 | 2015-10-10 05:58:28 +0900 | [diff] [blame] | 114 | CONFIG_ARCH_RMOBILE_BOARD_STRING |
Vladimir Barinov | 2f8c00e | 2015-02-14 01:06:13 +0300 | [diff] [blame] | 115 | }; |
| 116 | |
| 117 | void reset_cpu(ulong addr) |
| 118 | { |
| 119 | u8 val; |
| 120 | |
| 121 | i2c_set_bus_num(2); /* PowerIC connected to ch2 */ |
| 122 | i2c_read(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1); |
| 123 | val |= 0x02; |
| 124 | i2c_write(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1); |
| 125 | } |
Marek Vasut | 1046906 | 2018-02-16 01:33:27 +0100 | [diff] [blame] | 126 | |
| 127 | #ifdef CONFIG_SPL_BUILD |
| 128 | #include <spl.h> |
| 129 | void board_init_f(ulong dummy) |
| 130 | { |
| 131 | board_early_init_f(); |
| 132 | } |
| 133 | |
| 134 | void spl_board_init(void) |
| 135 | { |
| 136 | /* UART clocks enabled and gd valid - init serial console */ |
| 137 | preloader_console_init(); |
| 138 | } |
| 139 | |
| 140 | void board_boot_order(u32 *spl_boot_list) |
| 141 | { |
| 142 | /* Boot from SPI NOR with YMODEM UART fallback. */ |
| 143 | spl_boot_list[0] = BOOT_DEVICE_SPI; |
| 144 | spl_boot_list[1] = BOOT_DEVICE_UART; |
| 145 | spl_boot_list[2] = BOOT_DEVICE_NONE; |
| 146 | } |
| 147 | #endif |