blob: 5e03d039433a06b8edb96371a865f6d76395ec01 [file] [log] [blame]
Ian Campbell6efe3692014-05-05 11:52:26 +01001/*
2 * (C) Copyright 2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Some init for sunxi platform.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020014#include <mmc.h>
Hans de Goede3352b222014-06-13 22:55:49 +020015#include <i2c.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010016#include <serial.h>
17#ifdef CONFIG_SPL_BUILD
18#include <spl.h>
19#endif
20#include <asm/gpio.h>
21#include <asm/io.h>
22#include <asm/arch/clock.h>
23#include <asm/arch/gpio.h>
Bernhard Nortmannead498a2015-09-17 18:52:52 +020024#include <asm/arch/spl.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010025#include <asm/arch/sys_proto.h>
26#include <asm/arch/timer.h>
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +080027#include <asm/arch/tzpc.h>
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +020028#include <asm/arch/mmc.h>
Ian Campbell6efe3692014-05-05 11:52:26 +010029
Ian Campbelld41e2f672014-07-06 20:03:20 +010030#include <linux/compiler.h>
31
Simon Glass5debe1f2015-02-07 10:47:30 -070032struct fel_stash {
33 uint32_t sp;
34 uint32_t lr;
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +020035 uint32_t cpsr;
36 uint32_t sctlr;
37 uint32_t vbar;
38 uint32_t cr;
Simon Glass5debe1f2015-02-07 10:47:30 -070039};
40
41struct fel_stash fel_stash __attribute__((section(".data")));
42
Andre Przywara3a63c232017-02-16 01:20:24 +000043#ifdef CONFIG_ARM64
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020044#include <asm/armv8/mmu.h>
45
46static struct mm_region sunxi_mem_map[] = {
47 {
48 /* SRAM, MMIO regions */
York Sunc7104e52016-06-24 16:46:22 -070049 .virt = 0x0UL,
50 .phys = 0x0UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020051 .size = 0x40000000UL,
52 .attrs = PTE_BLOCK_MEMTYPE(MT_DEVICE_NGNRNE) |
53 PTE_BLOCK_NON_SHARE
54 }, {
55 /* RAM */
York Sunc7104e52016-06-24 16:46:22 -070056 .virt = 0x40000000UL,
57 .phys = 0x40000000UL,
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +020058 .size = 0x80000000UL,
59 .attrs = PTE_BLOCK_MEMTYPE(MT_NORMAL) |
60 PTE_BLOCK_INNER_SHARE
61 }, {
62 /* List terminator */
63 0,
64 }
65};
66struct mm_region *mem_map = sunxi_mem_map;
67#endif
68
Simon Glass87356822014-12-23 12:04:52 -070069static int gpio_init(void)
Ian Campbell6efe3692014-05-05 11:52:26 +010070{
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080071#if CONFIG_CONS_INDEX == 1 && defined(CONFIG_UART0_PORT_F)
Ian Campbell8f32aaa2014-10-24 21:20:47 +010072#if defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I)
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080073 /* disable GPB22,23 as uart0 tx,rx to avoid conflict */
74 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUNXI_GPIO_INPUT);
75 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUNXI_GPIO_INPUT);
76#endif
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010077#if defined(CONFIG_MACH_SUN8I)
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080078 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUN8I_GPF_UART0);
79 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUN8I_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010080#else
Chen-Yu Tsaida2f3332015-06-23 19:57:23 +080081 sunxi_gpio_set_cfgpin(SUNXI_GPF(2), SUNXI_GPF_UART0);
82 sunxi_gpio_set_cfgpin(SUNXI_GPF(4), SUNXI_GPF_UART0);
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010083#endif
Chen-Yu Tsaid4ea92b2014-10-22 16:47:42 +080084 sunxi_gpio_set_pull(SUNXI_GPF(4), 1);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010085#elif CONFIG_CONS_INDEX == 1 && (defined(CONFIG_MACH_SUN4I) || defined(CONFIG_MACH_SUN7I))
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010086 sunxi_gpio_set_cfgpin(SUNXI_GPB(22), SUN4I_GPB_UART0);
87 sunxi_gpio_set_cfgpin(SUNXI_GPB(23), SUN4I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080088 sunxi_gpio_set_pull(SUNXI_GPB(23), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010089#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010090 sunxi_gpio_set_cfgpin(SUNXI_GPB(19), SUN5I_GPB_UART0);
91 sunxi_gpio_set_cfgpin(SUNXI_GPB(20), SUN5I_GPB_UART0);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +080092 sunxi_gpio_set_pull(SUNXI_GPB(20), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +010093#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN6I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +010094 sunxi_gpio_set_cfgpin(SUNXI_GPH(20), SUN6I_GPH_UART0);
95 sunxi_gpio_set_cfgpin(SUNXI_GPH(21), SUN6I_GPH_UART0);
Maxime Ripardf139f1e2014-10-03 20:16:28 +080096 sunxi_gpio_set_pull(SUNXI_GPH(21), SUNXI_GPIO_PULL_UP);
Chen-Yu Tsai28b71922015-06-23 19:57:25 +080097#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A33)
98 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_A33_GPB_UART0);
99 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_A33_GPB_UART0);
100 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Andre Przywara5fb97432017-02-16 01:20:27 +0000101#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUNXI_H3_H5)
Jens Kuskef9770722015-11-17 15:12:58 +0100102 sunxi_gpio_set_cfgpin(SUNXI_GPA(4), SUN8I_H3_GPA_UART0);
103 sunxi_gpio_set_cfgpin(SUNXI_GPA(5), SUN8I_H3_GPA_UART0);
104 sunxi_gpio_set_pull(SUNXI_GPA(5), SUNXI_GPIO_PULL_UP);
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200105#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN50I)
106 sunxi_gpio_set_cfgpin(SUNXI_GPB(8), SUN50I_GPB_UART0);
107 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN50I_GPB_UART0);
108 sunxi_gpio_set_pull(SUNXI_GPB(9), SUNXI_GPIO_PULL_UP);
vishnupatekar133bfbe2015-11-29 01:07:20 +0800109#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN8I_A83T)
110 sunxi_gpio_set_cfgpin(SUNXI_GPB(9), SUN8I_A83T_GPB_UART0);
111 sunxi_gpio_set_cfgpin(SUNXI_GPB(10), SUN8I_A83T_GPB_UART0);
112 sunxi_gpio_set_pull(SUNXI_GPB(10), SUNXI_GPIO_PULL_UP);
Hans de Goede7bfe2bb2015-01-13 19:25:06 +0100113#elif CONFIG_CONS_INDEX == 1 && defined(CONFIG_MACH_SUN9I)
114 sunxi_gpio_set_cfgpin(SUNXI_GPH(12), SUN9I_GPH_UART0);
115 sunxi_gpio_set_cfgpin(SUNXI_GPH(13), SUN9I_GPH_UART0);
116 sunxi_gpio_set_pull(SUNXI_GPH(13), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100117#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100118 sunxi_gpio_set_cfgpin(SUNXI_GPG(3), SUN5I_GPG_UART1);
119 sunxi_gpio_set_cfgpin(SUNXI_GPG(4), SUN5I_GPG_UART1);
Chen-Yu Tsai4e526e22014-10-03 20:16:21 +0800120 sunxi_gpio_set_pull(SUNXI_GPG(4), SUNXI_GPIO_PULL_UP);
Laurent Itti20dfe002015-05-05 17:02:00 -0700121#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
122 sunxi_gpio_set_cfgpin(SUNXI_GPB(0), SUN8I_GPB_UART2);
123 sunxi_gpio_set_cfgpin(SUNXI_GPB(1), SUN8I_GPB_UART2);
124 sunxi_gpio_set_pull(SUNXI_GPB(1), SUNXI_GPIO_PULL_UP);
Ian Campbell8f32aaa2014-10-24 21:20:47 +0100125#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
Paul Kocialkowskiae358a42015-03-22 18:12:22 +0100126 sunxi_gpio_set_cfgpin(SUNXI_GPL(2), SUN8I_GPL_R_UART);
127 sunxi_gpio_set_cfgpin(SUNXI_GPL(3), SUN8I_GPL_R_UART);
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800128 sunxi_gpio_set_pull(SUNXI_GPL(3), SUNXI_GPIO_PULL_UP);
Hans de Goede8c1c7822014-06-09 11:36:58 +0200129#else
130#error Unsupported console port number. Please fix pin mux settings in board.c
131#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100132
133 return 0;
134}
Simon Glass87356822014-12-23 12:04:52 -0700135
Andre Przywaraa563adc2017-01-02 11:48:45 +0000136#if defined(CONFIG_SPL_BOARD_LOAD_IMAGE) && defined(CONFIG_SPL_BUILD)
Simon Glassee306792016-09-24 18:20:13 -0600137static int spl_board_load_image(struct spl_image_info *spl_image,
138 struct spl_boot_device *bootdev)
Simon Glass5debe1f2015-02-07 10:47:30 -0700139{
140 debug("Returning to FEL sp=%x, lr=%x\n", fel_stash.sp, fel_stash.lr);
141 return_to_fel(fel_stash.sp, fel_stash.lr);
Nikita Kiryanov33eefe42015-11-08 17:11:49 +0200142
143 return 0;
Simon Glass5debe1f2015-02-07 10:47:30 -0700144}
Simon Glass4fc1f252016-11-30 15:30:50 -0700145SPL_LOAD_IMAGE_METHOD("FEL", 0, BOOT_DEVICE_BOARD, spl_board_load_image);
Simon Glassa4996482016-09-24 18:20:12 -0600146#endif
Simon Glass5debe1f2015-02-07 10:47:30 -0700147
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100148void s_init(void)
Simon Glass87356822014-12-23 12:04:52 -0700149{
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100150 /*
151 * Undocumented magic taken from boot0, without this DRAM
152 * access gets messed up (seems cache related).
153 * The boot0 sources describe this as: "config ema for cache sram"
154 */
155#if defined CONFIG_MACH_SUN6I
Simon Glass87356822014-12-23 12:04:52 -0700156 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100157#elif defined CONFIG_MACH_SUN8I
158 __maybe_unused uint version;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100159
160 /* Unlock sram version info reg, read it, relock */
161 setbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
Hans de Goedec62f8da2016-03-24 22:37:08 +0100162 version = readl(SUNXI_SRAMC_BASE + 0x24) >> 16;
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100163 clrbits_le32(SUNXI_SRAMC_BASE + 0x24, (1 << 15));
164
Hans de Goedec62f8da2016-03-24 22:37:08 +0100165 /*
166 * Ideally this would be a switch case, but we do not know exactly
167 * which versions there are and which version needs which settings,
168 * so reproduce the per SoC code from the BSP.
169 */
170#if defined CONFIG_MACH_SUN8I_A23
171 if (version == 0x1650)
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100172 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0x1800);
173 else /* 0x1661 ? */
174 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
Hans de Goedec62f8da2016-03-24 22:37:08 +0100175#elif defined CONFIG_MACH_SUN8I_A33
176 if (version != 0x1667)
177 setbits_le32(SUNXI_SRAMC_BASE + 0x44, 0xc0);
178#endif
179 /* A83T BSP never modifies SUNXI_SRAMC_BASE + 0x44 */
180 /* No H3 BSP, boot0 seems to not modify SUNXI_SRAMC_BASE + 0x44 */
Simon Glass87356822014-12-23 12:04:52 -0700181#endif
Hans de Goedeb88d0ab2016-03-04 10:57:34 +0100182
Andre Przywara4330eb92017-02-16 01:20:21 +0000183#if !defined(CONFIG_ARM_CORTEX_CPU_IS_UP) && !defined(CONFIG_ARM64)
Simon Glass87356822014-12-23 12:04:52 -0700184 /* Enable SMP mode for CPU0, by setting bit 6 of Auxiliary Ctl reg */
185 asm volatile(
186 "mrc p15, 0, r0, c1, c0, 1\n"
187 "orr r0, r0, #1 << 6\n"
Andre Przywaracd975a42017-02-16 01:20:18 +0000188 "mcr p15, 0, r0, c1, c0, 1\n"
189 ::: "r0");
Simon Glass87356822014-12-23 12:04:52 -0700190#endif
Chen-Yu Tsai0932b632016-01-06 15:13:06 +0800191#if defined CONFIG_MACH_SUN6I || defined CONFIG_MACH_SUN8I_H3
192 /* Enable non-secure access to some peripherals */
Chen-Yu Tsaifcc7b702015-08-25 10:49:19 +0800193 tzpc_init();
194#endif
Simon Glass87356822014-12-23 12:04:52 -0700195
196 clock_init();
197 timer_init();
198 gpio_init();
199 i2c_init_board();
Hans de Goede42cbbe32016-03-17 13:53:03 +0100200 eth_init_board();
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100201}
Simon Glass87356822014-12-23 12:04:52 -0700202
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100203#ifdef CONFIG_SPL_BUILD
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200204DECLARE_GLOBAL_DATA_PTR;
205
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100206/* The sunxi internal brom will try to loader external bootloader
207 * from mmc0, nand flash, mmc2.
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100208 */
209u32 spl_boot_device(void)
210{
Hans de Goede6527fa22016-07-09 15:31:47 +0200211 int boot_source;
212
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200213 /*
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200214 * When booting from the SD card or NAND memory, the "eGON.BT0"
215 * signature is expected to be found in memory at the address 0x0004
216 * (see the "mksunxiboot" tool, which generates this header).
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200217 *
218 * When booting in the FEL mode over USB, this signature is patched in
219 * memory and replaced with something else by the 'fel' tool. This other
220 * signature is selected in such a way, that it can't be present in a
221 * valid bootable SD card image (because the BROM would refuse to
222 * execute the SPL in this case).
223 *
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200224 * This checks for the signature and if it is not found returns to
225 * the FEL code in the BROM to wait and receive the main u-boot
226 * binary over USB. If it is found, it determines where SPL was
227 * read from.
Siarhei Siamashka7ef91f02015-02-16 10:23:59 +0200228 */
Bernhard Nortmannead498a2015-09-17 18:52:52 +0200229 if (!is_boot0_magic(SPL_ADDR + 4)) /* eGON.BT0 */
Simon Glass5debe1f2015-02-07 10:47:30 -0700230 return BOOT_DEVICE_BOARD;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200231
Hans de Goede6527fa22016-07-09 15:31:47 +0200232 boot_source = readb(SPL_ADDR + 0x28);
233 switch (boot_source) {
234 case SUNXI_BOOTED_FROM_MMC0:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200235 return BOOT_DEVICE_MMC1;
Hans de Goede6527fa22016-07-09 15:31:47 +0200236 case SUNXI_BOOTED_FROM_NAND:
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200237 return BOOT_DEVICE_NAND;
Hans de Goede6527fa22016-07-09 15:31:47 +0200238 case SUNXI_BOOTED_FROM_MMC2:
239 return BOOT_DEVICE_MMC2;
240 case SUNXI_BOOTED_FROM_SPI:
241 return BOOT_DEVICE_SPI;
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200242 }
243
Hans de Goede6527fa22016-07-09 15:31:47 +0200244 panic("Unknown boot source %d\n", boot_source);
Daniel Kochmańskie8b97e22015-05-29 16:55:42 +0200245 return -1; /* Never reached */
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100246}
247
248/* No confirmation data available in SPL yet. Hardcode bootmode */
Marek Vasut64d64bb2016-05-14 23:42:07 +0200249u32 spl_boot_mode(const u32 boot_device)
Hans de Goedeb42b04d2015-01-21 16:24:05 +0100250{
251 return MMCSD_MODE_RAW;
252}
253
254void board_init_f(ulong dummy)
255{
Hans de Goede76fa0b22015-09-13 12:31:24 +0200256 spl_init();
Simon Glass87356822014-12-23 12:04:52 -0700257 preloader_console_init();
258
259#ifdef CONFIG_SPL_I2C_SUPPORT
260 /* Needed early by sunxi_board_init if PMU is enabled */
261 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
262#endif
263 sunxi_board_init();
Simon Glass87356822014-12-23 12:04:52 -0700264}
265#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100266
267void reset_cpu(ulong addr)
268{
Hans de Goedef07872b2015-04-06 20:33:34 +0200269#ifdef CONFIG_SUNXI_GEN_SUN4I
Hans de Goede1374e892014-06-09 11:36:56 +0200270 static const struct sunxi_wdog *wdog =
271 &((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
272
273 /* Set the watchdog for its shortest interval (.5s) and wait */
274 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
275 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedefa43a6e2014-06-13 22:55:52 +0200276
277 while (1) {
278 /* sun5i sometimes gets stuck without this */
279 writel(WDT_MODE_RESET_EN | WDT_MODE_EN, &wdog->mode);
280 }
Hans de Goedef07872b2015-04-06 20:33:34 +0200281#endif
282#ifdef CONFIG_SUNXI_GEN_SUN6I
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800283 static const struct sunxi_wdog *wdog =
284 ((struct sunxi_timer_reg *)SUNXI_TIMER_BASE)->wdog;
285
286 /* Set the watchdog for its shortest interval (.5s) and wait */
287 writel(WDT_CFG_RESET, &wdog->cfg);
288 writel(WDT_MODE_EN, &wdog->mode);
289 writel(WDT_CTRL_KEY | WDT_CTRL_RESTART, &wdog->ctl);
Hans de Goedeb25d3c92015-06-14 16:53:15 +0200290 while (1) { }
Chen-Yu Tsai1275c482014-10-04 20:37:28 +0800291#endif
Ian Campbell6efe3692014-05-05 11:52:26 +0100292}
293
Siarhei Siamashka26c50fb2016-03-29 17:29:10 +0200294#if !defined(CONFIG_SYS_DCACHE_OFF) && !defined(CONFIG_ARM64)
Ian Campbell6efe3692014-05-05 11:52:26 +0100295void enable_caches(void)
296{
297 /* Enable D-cache. I-cache is already enabled in start.S */
298 dcache_enable();
299}
300#endif