Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013 Google, Inc |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <clk.h> |
| 9 | #include <dm.h> |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 10 | #include <dt-structs.h> |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 11 | #include <dwmmc.h> |
| 12 | #include <errno.h> |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 13 | #include <mapmem.h> |
Simon Glass | 947fd98 | 2016-01-21 19:43:34 -0700 | [diff] [blame] | 14 | #include <pwrseq.h> |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 15 | #include <syscon.h> |
Simon Glass | 947fd98 | 2016-01-21 19:43:34 -0700 | [diff] [blame] | 16 | #include <asm/gpio.h> |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 17 | #include <asm/arch/clock.h> |
| 18 | #include <asm/arch/periph.h> |
| 19 | #include <linux/err.h> |
| 20 | |
| 21 | DECLARE_GLOBAL_DATA_PTR; |
| 22 | |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 23 | struct rockchip_mmc_plat { |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 24 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 25 | struct dtd_rockchip_rk3288_dw_mshc dtplat; |
| 26 | #endif |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 27 | struct mmc_config cfg; |
| 28 | struct mmc mmc; |
| 29 | }; |
| 30 | |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 31 | struct rockchip_dwmmc_priv { |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 32 | struct clk clk; |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 33 | struct dwmci_host host; |
Simon Glass | 4188d94 | 2016-07-04 11:58:26 -0600 | [diff] [blame] | 34 | int fifo_depth; |
| 35 | bool fifo_mode; |
| 36 | u32 minmax[2]; |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 37 | }; |
| 38 | |
| 39 | static uint rockchip_dwmmc_get_mmc_clk(struct dwmci_host *host, uint freq) |
| 40 | { |
| 41 | struct udevice *dev = host->priv; |
| 42 | struct rockchip_dwmmc_priv *priv = dev_get_priv(dev); |
| 43 | int ret; |
| 44 | |
Stephen Warren | a962243 | 2016-06-17 09:44:00 -0600 | [diff] [blame] | 45 | ret = clk_set_rate(&priv->clk, freq); |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 46 | if (ret < 0) { |
| 47 | debug("%s: err=%d\n", __func__, ret); |
| 48 | return ret; |
| 49 | } |
| 50 | |
| 51 | return freq; |
| 52 | } |
| 53 | |
| 54 | static int rockchip_dwmmc_ofdata_to_platdata(struct udevice *dev) |
| 55 | { |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 56 | #if !CONFIG_IS_ENABLED(OF_PLATDATA) |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 57 | struct rockchip_dwmmc_priv *priv = dev_get_priv(dev); |
| 58 | struct dwmci_host *host = &priv->host; |
| 59 | |
| 60 | host->name = dev->name; |
| 61 | host->ioaddr = (void *)dev_get_addr(dev); |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 62 | host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 63 | "bus-width", 4); |
| 64 | host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk; |
| 65 | host->priv = dev; |
| 66 | |
huang lin | 8799fc1 | 2015-11-18 09:37:25 +0800 | [diff] [blame] | 67 | /* use non-removeable as sdcard and emmc as judgement */ |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 68 | if (fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev), "non-removable")) |
huang lin | b06352f | 2016-01-08 14:06:49 +0800 | [diff] [blame] | 69 | host->dev_index = 0; |
| 70 | else |
huang lin | 8799fc1 | 2015-11-18 09:37:25 +0800 | [diff] [blame] | 71 | host->dev_index = 1; |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 72 | |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 73 | priv->fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), |
Simon Glass | 4188d94 | 2016-07-04 11:58:26 -0600 | [diff] [blame] | 74 | "fifo-depth", 0); |
| 75 | if (priv->fifo_depth < 0) |
| 76 | return -EINVAL; |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 77 | priv->fifo_mode = fdtdec_get_bool(gd->fdt_blob, dev_of_offset(dev), |
Simon Glass | 4188d94 | 2016-07-04 11:58:26 -0600 | [diff] [blame] | 78 | "fifo-mode"); |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 79 | if (fdtdec_get_int_array(gd->fdt_blob, dev_of_offset(dev), |
Simon Glass | 4188d94 | 2016-07-04 11:58:26 -0600 | [diff] [blame] | 80 | "clock-freq-min-max", priv->minmax, 2)) |
| 81 | return -EINVAL; |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 82 | #endif |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 83 | return 0; |
| 84 | } |
| 85 | |
| 86 | static int rockchip_dwmmc_probe(struct udevice *dev) |
| 87 | { |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 88 | struct rockchip_mmc_plat *plat = dev_get_platdata(dev); |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 89 | struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); |
| 90 | struct rockchip_dwmmc_priv *priv = dev_get_priv(dev); |
| 91 | struct dwmci_host *host = &priv->host; |
Simon Glass | 947fd98 | 2016-01-21 19:43:34 -0700 | [diff] [blame] | 92 | struct udevice *pwr_dev __maybe_unused; |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 93 | int ret; |
| 94 | |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 95 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 96 | struct dtd_rockchip_rk3288_dw_mshc *dtplat = &plat->dtplat; |
| 97 | |
| 98 | host->name = dev->name; |
| 99 | host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]); |
| 100 | host->buswidth = dtplat->bus_width; |
| 101 | host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk; |
| 102 | host->priv = dev; |
| 103 | host->dev_index = 0; |
| 104 | priv->fifo_depth = dtplat->fifo_depth; |
| 105 | priv->fifo_mode = 0; |
| 106 | memcpy(priv->minmax, dtplat->clock_freq_min_max, sizeof(priv->minmax)); |
| 107 | |
| 108 | ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->clk); |
| 109 | if (ret < 0) |
| 110 | return ret; |
| 111 | #else |
Simon Glass | 8d32f4b | 2016-01-21 19:43:38 -0700 | [diff] [blame] | 112 | ret = clk_get_by_index(dev, 0, &priv->clk); |
| 113 | if (ret < 0) |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 114 | return ret; |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 115 | #endif |
huang lin | b1b71cd | 2015-11-17 14:20:24 +0800 | [diff] [blame] | 116 | host->fifoth_val = MSIZE(0x2) | |
Simon Glass | 4188d94 | 2016-07-04 11:58:26 -0600 | [diff] [blame] | 117 | RX_WMARK(priv->fifo_depth / 2 - 1) | |
| 118 | TX_WMARK(priv->fifo_depth / 2); |
huang lin | b1b71cd | 2015-11-17 14:20:24 +0800 | [diff] [blame] | 119 | |
Simon Glass | 4188d94 | 2016-07-04 11:58:26 -0600 | [diff] [blame] | 120 | host->fifo_mode = priv->fifo_mode; |
huang lin | b1b71cd | 2015-11-17 14:20:24 +0800 | [diff] [blame] | 121 | |
Simon Glass | 947fd98 | 2016-01-21 19:43:34 -0700 | [diff] [blame] | 122 | #ifdef CONFIG_PWRSEQ |
| 123 | /* Enable power if needed */ |
| 124 | ret = uclass_get_device_by_phandle(UCLASS_PWRSEQ, dev, "mmc-pwrseq", |
| 125 | &pwr_dev); |
| 126 | if (!ret) { |
| 127 | ret = pwrseq_set_power(pwr_dev, true); |
| 128 | if (ret) |
| 129 | return ret; |
| 130 | } |
| 131 | #endif |
Jaehoon Chung | bf819d0 | 2016-09-23 19:13:16 +0900 | [diff] [blame] | 132 | dwmci_setup_cfg(&plat->cfg, host, priv->minmax[1], priv->minmax[0]); |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 133 | host->mmc = &plat->mmc; |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 134 | host->mmc->priv = &priv->host; |
Simon Glass | 77ca42b | 2016-05-01 13:52:34 -0600 | [diff] [blame] | 135 | host->mmc->dev = dev; |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 136 | upriv->mmc = host->mmc; |
| 137 | |
Simon Glass | faeef3b | 2016-06-12 23:30:24 -0600 | [diff] [blame] | 138 | return dwmci_probe(dev); |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 139 | } |
| 140 | |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 141 | static int rockchip_dwmmc_bind(struct udevice *dev) |
| 142 | { |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 143 | struct rockchip_mmc_plat *plat = dev_get_platdata(dev); |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 144 | |
Masahiro Yamada | cdb67f3 | 2016-09-06 22:17:32 +0900 | [diff] [blame] | 145 | return dwmci_bind(dev, &plat->mmc, &plat->cfg); |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 146 | } |
| 147 | |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 148 | static const struct udevice_id rockchip_dwmmc_ids[] = { |
| 149 | { .compatible = "rockchip,rk3288-dw-mshc" }, |
| 150 | { } |
| 151 | }; |
| 152 | |
| 153 | U_BOOT_DRIVER(rockchip_dwmmc_drv) = { |
Simon Glass | 4bb9ce4 | 2016-07-04 11:58:27 -0600 | [diff] [blame] | 154 | .name = "rockchip_rk3288_dw_mshc", |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 155 | .id = UCLASS_MMC, |
| 156 | .of_match = rockchip_dwmmc_ids, |
| 157 | .ofdata_to_platdata = rockchip_dwmmc_ofdata_to_platdata, |
Simon Glass | faeef3b | 2016-06-12 23:30:24 -0600 | [diff] [blame] | 158 | .ops = &dm_dwmci_ops, |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 159 | .bind = rockchip_dwmmc_bind, |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 160 | .probe = rockchip_dwmmc_probe, |
| 161 | .priv_auto_alloc_size = sizeof(struct rockchip_dwmmc_priv), |
Simon Glass | ae69610 | 2016-05-14 14:03:08 -0600 | [diff] [blame] | 162 | .platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat), |
Simon Glass | 4ecaa6d | 2015-08-30 16:55:37 -0600 | [diff] [blame] | 163 | }; |
Simon Glass | 947fd98 | 2016-01-21 19:43:34 -0700 | [diff] [blame] | 164 | |
| 165 | #ifdef CONFIG_PWRSEQ |
| 166 | static int rockchip_dwmmc_pwrseq_set_power(struct udevice *dev, bool enable) |
| 167 | { |
| 168 | struct gpio_desc reset; |
| 169 | int ret; |
| 170 | |
| 171 | ret = gpio_request_by_name(dev, "reset-gpios", 0, &reset, GPIOD_IS_OUT); |
| 172 | if (ret) |
| 173 | return ret; |
| 174 | dm_gpio_set_value(&reset, 1); |
| 175 | udelay(1); |
| 176 | dm_gpio_set_value(&reset, 0); |
| 177 | udelay(200); |
| 178 | |
| 179 | return 0; |
| 180 | } |
| 181 | |
| 182 | static const struct pwrseq_ops rockchip_dwmmc_pwrseq_ops = { |
| 183 | .set_power = rockchip_dwmmc_pwrseq_set_power, |
| 184 | }; |
| 185 | |
| 186 | static const struct udevice_id rockchip_dwmmc_pwrseq_ids[] = { |
| 187 | { .compatible = "mmc-pwrseq-emmc" }, |
| 188 | { } |
| 189 | }; |
| 190 | |
| 191 | U_BOOT_DRIVER(rockchip_dwmmc_pwrseq_drv) = { |
| 192 | .name = "mmc_pwrseq_emmc", |
| 193 | .id = UCLASS_PWRSEQ, |
| 194 | .of_match = rockchip_dwmmc_pwrseq_ids, |
| 195 | .ops = &rockchip_dwmmc_pwrseq_ops, |
| 196 | }; |
| 197 | #endif |