blob: b0190b1f4154fbced9c6dc1213022e044e09b6b7 [file] [log] [blame]
Tom Rinie33610c2021-12-14 13:36:35 -05001config ARCH_MAP_SYSMEM
Tom Rini53320122022-04-06 09:21:25 -04002 depends on SANDBOX
Tom Rinie33610c2021-12-14 13:36:35 -05003 def_bool y
4
Masahiro Yamada58654502015-07-15 20:59:29 +09005config CREATE_ARCH_SYMLINK
6 bool
7
Masahiro Yamada332b8292016-06-28 10:48:42 +09008config HAVE_ARCH_IOREMAP
9 bool
10
Heinrich Schuchardt8593a632024-11-03 18:54:00 +010011config HAVE_SETJMP
12 bool
13 help
14 The architecture supports setjmp() and longjmp().
15
Jiaxun Yang33e289a2024-07-17 16:07:02 +080016config SUPPORT_BIG_ENDIAN
17 bool
18
19config SUPPORT_LITTLE_ENDIAN
20 bool
21 default y if !SUPPORT_BIG_ENDIAN
22
Tom Rini3ef67ae2021-08-26 11:47:59 -040023config SYS_CACHE_SHIFT_4
24 bool
25
26config SYS_CACHE_SHIFT_5
27 bool
28
29config SYS_CACHE_SHIFT_6
30 bool
31
32config SYS_CACHE_SHIFT_7
33 bool
34
Dan Carpenter13ec9f82024-03-04 10:04:15 +030035config 32BIT
36 bool
37
38config 64BIT
39 bool
Andrew Goodbody5b5322c2024-12-16 18:07:35 +000040 help
41 Indicates that U-Boot proper will be built for a 64 bit
42 architecture.
43
44config SPL_64BIT
45 bool
46 help
47 Indicates that SPL will be built for a 64 bit architecture.
Dan Carpenter13ec9f82024-03-04 10:04:15 +030048
Tom Rini3ef67ae2021-08-26 11:47:59 -040049config SYS_CACHELINE_SIZE
50 int
51 default 128 if SYS_CACHE_SHIFT_7
52 default 64 if SYS_CACHE_SHIFT_6
53 default 32 if SYS_CACHE_SHIFT_5
54 default 16 if SYS_CACHE_SHIFT_4
Yu-Chien Peter Lin6eb214a2025-01-10 16:53:08 +080055 # Fall-back for MIPS and RISC-V
56 default 64 if RISCV
Tom Rini3ef67ae2021-08-26 11:47:59 -040057 default 32 if MIPS
58
Simon Glassb87153c2020-12-16 21:20:06 -070059config LINKER_LIST_ALIGN
60 int
61 default 32 if SANDBOX
62 default 8 if ARM64 || X86
63 default 4
64 help
65 Force the each linker list to be aligned to this boundary. This
66 is required if ll_entry_get() is used, since otherwise the linker
67 may add padding into the table, thus breaking it.
68 See linker_lists.rst for full details.
69
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090070choice
71 prompt "Architecture select"
72 default SANDBOX
73
74config ARC
75 bool "ARC architecture"
Michal Simek84f3dec2018-07-23 15:55:13 +020076 select ARC_TIMER
Vlad Zakharova465df72017-03-21 14:49:49 +030077 select CLK
Michal Simekd5d59bd2020-08-19 10:44:20 +020078 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +020079 select HAVE_PRIVATE_LIBGCC
80 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -040081 select SYS_CACHE_SHIFT_7
Vlad Zakharova465df72017-03-21 14:49:49 +030082 select TIMER
Jiaxun Yang33e289a2024-07-17 16:07:02 +080083 select SUPPORT_BIG_ENDIAN
84 select SUPPORT_LITTLE_ENDIAN
Tom Rini7b7e0ad2022-07-31 21:08:23 -040085 select SYS_BIG_ENDIAN if CPU_BIG_ENDIAN
86 select SYS_LITTLE_ENDIAN if !CPU_BIG_ENDIAN
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090087
88config ARM
89 bool "ARM architecture"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +010090 select HAVE_SETJMP
Marek Behún4778a582021-05-20 13:24:22 +020091 select ARCH_SUPPORTS_LTO
Masahiro Yamada58654502015-07-15 20:59:29 +090092 select CREATE_ARCH_SYMLINK
Masahiro Yamada06280592015-07-03 16:13:09 +090093 select HAVE_PRIVATE_LIBGCC if !ARM64
Simon Glasse170f682021-12-01 09:02:38 -070094 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +080095 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +090096 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090097
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090098config M68K
99 bool "M68000 architecture"
angelo@sysam.it5e798172015-12-06 17:47:59 +0100100 select HAVE_PRIVATE_LIBGCC
Angelo Dureghello6000ebc2023-02-07 23:45:03 +0100101 select USE_PRIVATE_LIBGCC
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600102 select SYS_BOOT_GET_CMDLINE
103 select SYS_BOOT_GET_KBD
Tom Rini3ef67ae2021-08-26 11:47:59 -0400104 select SYS_CACHE_SHIFT_4
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800105 select SUPPORT_BIG_ENDIAN
Angelo Dureghelloe007b152019-03-13 21:46:51 +0100106 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900107
108config MICROBLAZE
109 bool "MicroBlaze architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800110 select SUPPORT_BIG_ENDIAN
111 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +0900112 select SUPPORT_OF_CONTROL
Michal Simeke8e52772022-06-24 14:16:32 +0200113 imply CMD_TIMER
114 imply SPL_REGMAP if SPL
115 imply SPL_TIMER if SPL
116 imply TIMER
117 imply XILINX_TIMER
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900118
119config MIPS
120 bool "MIPS architecture"
Masahiro Yamada332b8292016-06-28 10:48:42 +0900121 select HAVE_ARCH_IOREMAP
Masahiro Yamada9520b712014-10-24 01:30:43 +0900122 select HAVE_PRIVATE_LIBGCC
Daniel Schwierzeckde5b6e22015-12-19 20:20:48 +0100123 select SUPPORT_OF_CONTROL
Sean Anderson13871e12022-04-12 10:59:04 -0400124 select SPL_SEPARATE_BSS if SPL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900125
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900126config NIOS2
127 bool "Nios II architecture"
Thomas Chouc6170262015-10-21 21:34:57 +0800128 select CPU
Michal Simek84f3dec2018-07-23 15:55:13 +0200129 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500130 select DM_EVENT
Michal Simek84f3dec2018-07-23 15:55:13 +0200131 select OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800132 select SUPPORT_LITTLE_ENDIAN
Michal Simek84f3dec2018-07-23 15:55:13 +0200133 select SUPPORT_OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +0200134 imply CMD_DM
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900135
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900136config PPC
137 bool "PowerPC architecture"
Masahiro Yamada9520b712014-10-24 01:30:43 +0900138 select HAVE_PRIVATE_LIBGCC
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800139 select SUPPORT_BIG_ENDIAN
Simon Glass90f83c82015-02-07 11:51:35 -0700140 select SUPPORT_OF_CONTROL
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600141 select SYS_BOOT_GET_CMDLINE
142 select SYS_BOOT_GET_KBD
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900143
Rick Chen3301bfc2017-12-26 13:55:58 +0800144config RISCV
Bin Meng6b697752018-09-26 06:55:06 -0700145 bool "RISC-V architecture"
Anup Patel0af3e852019-02-25 08:14:04 +0000146 select CREATE_ARCH_SYMLINK
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100147 select HAVE_SETJMP
Heinrich Schuchardt934addc2023-12-19 16:04:06 +0100148 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800149 select SUPPORT_LITTLE_ENDIAN
Rick Chen3301bfc2017-12-26 13:55:58 +0800150 select SUPPORT_OF_CONTROL
Bin Menga760eba2018-09-26 06:55:19 -0700151 select OF_CONTROL
152 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500153 select DM_EVENT
Zong Li324463e2022-11-16 07:08:39 +0000154 imply SPL_SEPARATE_BSS if SPL
Bin Meng3880c382018-09-26 06:55:20 -0700155 imply DM_SERIAL
Bin Meng3880c382018-09-26 06:55:20 -0700156 imply DM_MMC
157 imply DM_SPI
158 imply DM_SPI_FLASH
159 imply BLK
160 imply CLK
161 imply MTD
162 imply TIMER
Bin Menga760eba2018-09-26 06:55:19 -0700163 imply CMD_DM
Lukas Auer396f0bd2019-08-21 21:14:45 +0200164 imply SPL_DM
165 imply SPL_OF_CONTROL
166 imply SPL_LIBCOMMON_SUPPORT
167 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600168 imply SPL_SERIAL
Lukas Auer396f0bd2019-08-21 21:14:45 +0200169 imply SPL_TIMER
Rick Chen3301bfc2017-12-26 13:55:58 +0800170
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900171config SANDBOX
172 bool "Sandbox"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100173 select HAVE_SETJMP
Marek Behún72434932021-05-20 13:24:07 +0200174 select ARCH_SUPPORTS_LTO
Tom Rini22d567e2017-01-22 19:43:11 -0500175 select BOARD_LATE_INIT
Michael Walle8ffe86c2020-05-22 14:07:38 +0200176 select BZIP2
Simon Glassc13bbdc2023-10-26 14:31:34 -0400177 select CMD_POWEROFF if CMDLINE
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900178 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500179 select DM_EVENT
Andrew Scull451b8b12022-05-30 10:00:12 +0000180 select DM_FUZZING_ENGINE
Michal Simek84f3dec2018-07-23 15:55:13 +0200181 select DM_GPIO
182 select DM_I2C
Masahiro Yamadab11b2352016-09-08 18:47:35 +0900183 select DM_KEYBOARD
Michal Simek84f3dec2018-07-23 15:55:13 +0200184 select DM_MMC
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900185 select DM_SERIAL
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900186 select DM_SPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200187 select DM_SPI_FLASH
Michael Walle8ffe86c2020-05-22 14:07:38 +0200188 select GZIP_COMPRESSED
Tom Rini6a4a9082022-11-19 18:45:23 -0500189 select IO_TRACE
Tom Rinic20bb732017-07-22 18:36:16 -0400190 select LZO
Tom Riniddb1ec12024-01-10 13:46:10 -0500191 select MTD
Heinrich Schuchardta3fc9a42020-03-14 12:13:40 +0100192 select OF_BOARD_SETUP
Ramon Friedc64f19b2019-04-27 11:15:23 +0300193 select PCI_ENDPOINT
Michal Simek84f3dec2018-07-23 15:55:13 +0200194 select SPI
195 select SUPPORT_OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800196 select SUPPORT_BIG_ENDIAN
197 select SUPPORT_LITTLE_ENDIAN
Simon Glassc13bbdc2023-10-26 14:31:34 -0400198 select SYSRESET_CMD_POWEROFF if CMD_POWEROFF
Tom Rini3ef67ae2021-08-26 11:47:59 -0400199 select SYS_CACHE_SHIFT_4
Wasim Khan4dab60b2021-03-08 16:48:16 +0100200 select IRQ
Simon Glassc13bbdc2023-10-26 14:31:34 -0400201 select SUPPORT_EXTENSION_SCAN if CMDLINE
Simon Glassa6cee932021-12-01 09:02:36 -0700202 select SUPPORT_ACPI
Bin Meng0c0d9b02018-08-02 23:58:03 -0700203 imply BITREVERSE
Simon Glass78b0ef52018-11-15 18:43:53 -0700204 select BLOBLIST
Marek Behúnf8bd43f2021-05-20 13:24:08 +0200205 imply LTO
Michal Simek2e7c8192018-07-23 15:55:14 +0200206 imply CMD_DM
Heinrich Schuchardt0e298732020-11-12 00:29:59 +0100207 imply CMD_EXCEPTION
Simon Glassf4cb4742017-05-17 03:25:44 -0600208 imply CMD_GETTIME
Simon Glass027608e2017-05-17 03:25:25 -0600209 imply CMD_HASH
Simon Glass3bebbe62017-05-17 03:25:34 -0600210 imply CMD_IO
Simon Glass30daabc2017-05-17 03:25:36 -0600211 imply CMD_IOTRACE
Simon Glassbecaa8f2017-05-17 03:25:43 -0600212 imply CMD_LZMADEC
Tom Rinie5289a72019-05-29 17:01:28 -0400213 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200214 imply CMD_SF_TEST
Tom Rinid8532af2017-06-02 11:03:50 -0400215 imply CRC32_VERIFY
216 imply FAT_WRITE
Rajan Vajab3b2ddb2018-09-19 03:43:46 -0700217 imply FIRMWARE
Andrew Scull451b8b12022-05-30 10:00:12 +0000218 imply FUZZING_ENGINE_SANDBOX
Daniel Thompsona9e2c672017-05-19 17:26:58 +0100219 imply HASH_VERIFY
Tom Rinid8532af2017-06-02 11:03:50 -0400220 imply LZMA
Jens Wiklanderdca252d2018-09-25 16:40:17 +0200221 imply TEE
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200222 imply AVB_VERIFY
223 imply LIBAVB
224 imply CMD_AVB
Heinrich Schuchardtce33bcd2022-01-16 13:04:06 +0100225 imply PARTITION_TYPE_GUID
Igor Opaniuk623369c2021-02-14 16:27:27 +0100226 imply SCP03
227 imply CMD_SCP03
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200228 imply UDP_FUNCTION_FASTBOOT
Bin Meng1bb290d2018-10-15 02:21:26 -0700229 imply VIRTIO_MMIO
230 imply VIRTIO_PCI
231 imply VIRTIO_SANDBOX
Simon Glasse6832e62024-11-07 14:31:48 -0700232 # Re-enable this when fully implemented
233 # imply VIRTIO_BLK
Bin Meng1bb290d2018-10-15 02:21:26 -0700234 imply VIRTIO_NET
Simon Glass799b29b2018-12-10 10:37:31 -0700235 imply DM_SOUND
Ramon Friedc64f19b2019-04-27 11:15:23 +0300236 imply PCI_SANDBOX_EP
Simon Glass98d88f82019-02-16 20:24:49 -0700237 imply PCH
Alex Marginean0daa53a2019-06-03 19:12:28 +0300238 imply PHYLIB
239 imply DM_MDIO
Alex Marginean0649be52019-07-12 10:13:53 +0300240 imply DM_MDIO_MUX
Simon Glasse264be42023-05-04 16:54:57 -0600241 imply ACPI
Simon Glass8c501022019-12-06 21:41:54 -0700242 imply ACPI_PMC
243 imply ACPI_PMC_SANDBOX
244 imply CMD_PMC
John Chaufce6f982020-07-02 12:01:21 +0800245 imply CMD_CLONE
Simon Glass07a88862020-11-05 10:33:38 -0700246 imply SILENT_CONSOLE
Simon Glass529e2082020-11-05 10:33:48 -0700247 imply BOOTARGS_SUBST
Claudiu Manoild9eaa922021-03-14 20:14:57 +0800248 imply PHY_FIXED
249 imply DM_DSA
Kory Maincent965a34f2021-05-04 19:31:23 +0200250 imply CMD_EXTENSION
Simon Glass278efc682021-11-24 09:26:44 -0700251 imply KEYBOARD
Simon Glassef9e7622021-11-24 09:26:42 -0700252 imply PHYSMEM
Simon Glass29e64b52021-12-01 09:02:43 -0700253 imply GENERATE_ACPI_TABLE
Philippe Reynes462d1632022-03-28 22:56:53 +0200254 imply BINMAN
Alexander Gendin038cb022023-10-09 01:24:36 +0000255 imply CMD_MBR
256 imply CMD_MMC
Simon Glassb1dee9e2023-10-26 14:31:33 -0400257 imply BOOTSTD_DEFAULTS if BOOTSTD_FULL && CMDLINE
258 imply BOOTMETH_DISTRO if BOOTSTD_FULL && CMDLINE
259 imply CMD_SYSBOOT if BOOTSTD_FULL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900260
261config SH
262 bool "SuperH architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800263 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9520b712014-10-24 01:30:43 +0900264 select HAVE_PRIVATE_LIBGCC
Marek Vasut8fc9fa12019-08-31 18:27:58 +0200265 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900266
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900267config X86
268 bool "x86 architecture"
Heinrich Schuchardt8593a632024-11-03 18:54:00 +0100269 select HAVE_SETJMP
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600270 select SUPPORT_SPL
271 select SUPPORT_TPL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800272 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada58654502015-07-15 20:59:29 +0900273 select CREATE_ARCH_SYMLINK
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900274 select DM
Bin Meng59c4aa42018-10-15 02:21:16 -0700275 select HAVE_ARCH_IOMAP
Michal Simek84f3dec2018-07-23 15:55:13 +0200276 select HAVE_PRIVATE_LIBGCC
277 select OF_CONTROL
Bin Meng0e0204d2017-07-30 06:23:16 -0700278 select PCI
Simon Glassa6cee932021-12-01 09:02:36 -0700279 select SUPPORT_ACPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200280 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -0400281 select SYS_CACHE_SHIFT_6
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700282 select TIMER
Michal Simek84f3dec2018-07-23 15:55:13 +0200283 select USE_PRIVATE_LIBGCC
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700284 select X86_TSC_TIMER
Wasim Khan4a7fef72021-03-08 16:48:15 +0100285 select IRQ
Simon Glassf69c0092020-07-19 13:55:52 -0600286 imply HAS_ROM if X86_RESET_VECTOR
Bin Meng73f5bc12017-07-30 19:24:02 -0700287 imply BLK
Michal Simek2e7c8192018-07-23 15:55:14 +0200288 imply CMD_DM
Michal Simek84f3dec2018-07-23 15:55:13 +0200289 imply CMD_FPGA_LOADMK
290 imply CMD_GETTIME
291 imply CMD_IO
292 imply CMD_IRQ
293 imply CMD_PCI
Tom Rinie5289a72019-05-29 17:01:28 -0400294 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200295 imply CMD_SF_TEST
Bin Meng0e0204d2017-07-30 06:23:16 -0700296 imply DM_GPIO
297 imply DM_KEYBOARD
Simon Glass828b7252017-07-30 19:24:01 -0700298 imply DM_MMC
Bin Meng0e0204d2017-07-30 06:23:16 -0700299 imply DM_RTC
Tom Rini15a2ab52023-10-27 20:59:51 -0400300 imply SCSI
Michal Simek84f3dec2018-07-23 15:55:13 +0200301 imply DM_SERIAL
Tom Riniddb1ec12024-01-10 13:46:10 -0500302 imply MTD
Bin Meng0e0204d2017-07-30 06:23:16 -0700303 imply DM_SPI
304 imply DM_SPI_FLASH
305 imply DM_USB
Simon Glass1cedca12023-08-21 21:17:01 -0600306 imply LAST_STAGE_INIT
Simon Glass52cb5042022-10-18 07:46:31 -0600307 imply VIDEO
Bin Mengaf5b8d22018-07-19 03:07:33 -0700308 imply SYSRESET
Kever Yang525ea472019-04-02 20:41:25 +0800309 imply SPL_SYSRESET
Bin Mengaf5b8d22018-07-19 03:07:33 -0700310 imply SYSRESET_X86
Chris Packhamb110e112017-08-28 20:50:46 +1200311 imply USB_ETHER_ASIX
312 imply USB_ETHER_SMSC95XX
Michal Simek84f3dec2018-07-23 15:55:13 +0200313 imply USB_HOST_ETHER
Simon Glass98d88f82019-02-16 20:24:49 -0700314 imply PCH
Simon Glassef9e7622021-11-24 09:26:42 -0700315 imply PHYSMEM
Simon Glass56382fb2019-05-02 10:52:24 -0600316 imply RTC_MC146818
Simon Glasse264be42023-05-04 16:54:57 -0600317 imply ACPI
Simon Glassb0282282021-12-01 09:02:39 -0700318 imply ACPIGEN if !QEMU && !EFI_APP
Simon Glassbee77f62020-11-05 06:32:17 -0700319 imply SYSINFO if GENERATE_SMBIOS_TABLE
320 imply SYSINFO_SMBIOS if GENERATE_SMBIOS_TABLE
Simon Glass65831d92021-12-18 11:27:50 -0700321 imply TIMESTAMP
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900322
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600323 # Thing to enable for when SPL/TPL are enabled: SPL
324 imply SPL_DM
325 imply SPL_OF_LIBFDT
Simon Glass284cb9c2021-07-10 21:14:31 -0600326 imply SPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600327 imply SPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700328 imply SPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600329 imply SPL_LIBCOMMON_SUPPORT
330 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600331 imply SPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600332 imply SPL_SPI_FLASH_SUPPORT
Simon Glassa5820472021-08-08 12:20:14 -0600333 imply SPL_SPI
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600334 imply SPL_OF_CONTROL
335 imply SPL_TIMER
336 imply SPL_REGMAP
337 imply SPL_SYSCON
338 # TPL
339 imply TPL_DM
Simon Glass284cb9c2021-07-10 21:14:31 -0600340 imply TPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600341 imply TPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700342 imply TPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600343 imply TPL_LIBCOMMON_SUPPORT
344 imply TPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600345 imply TPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600346 imply TPL_OF_CONTROL
347 imply TPL_TIMER
348 imply TPL_REGMAP
349 imply TPL_SYSCON
350
Chris Zankel1387dab2016-08-10 18:36:44 +0300351config XTENSA
352 bool "Xtensa architecture"
353 select CREATE_ARCH_SYMLINK
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800354 select SUPPORT_LITTLE_ENDIAN
Chris Zankel1387dab2016-08-10 18:36:44 +0300355 select SUPPORT_OF_CONTROL
356
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900357endchoice
358
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900359config SYS_ARCH
360 string
361 help
362 This option should contain the architecture name to build the
363 appropriate arch/<CONFIG_SYS_ARCH> directory.
364 All the architectures should specify this option correctly.
365
366config SYS_CPU
367 string
368 help
369 This option should contain the CPU name to build the correct
370 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU> directory.
371
372 This is optional. For those targets without the CPU directory,
373 leave this option empty.
374
375config SYS_SOC
376 string
377 help
378 This option should contain the SoC name to build the directory
379 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU>/<CONFIG_SYS_SOC>.
380
381 This is optional. For those targets without the SoC directory,
382 leave this option empty.
383
384config SYS_VENDOR
385 string
386 help
387 This option should contain the vendor name of the target board.
388 If it is set and
389 board/<CONFIG_SYS_VENDOR>/common/Makefile exists, the vendor common
390 directory is compiled.
391 If CONFIG_SYS_BOARD is also set, the sources under
392 board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD> directory are compiled.
393
394 This is optional. For those targets without the vendor directory,
395 leave this option empty.
396
397config SYS_BOARD
398 string
399 help
400 This option should contain the name of the target board.
401 If it is set, either board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD>
402 or board/<CONFIG_SYS_BOARD> directory is compiled depending on
403 whether CONFIG_SYS_VENDOR is set or not.
404
405 This is optional. For those targets without the board directory,
406 leave this option empty.
407
408config SYS_CONFIG_NAME
Tom Rinibce01ee2024-01-22 17:39:20 -0500409 string "Board header file" if ARCH_MESON || ARCH_VERSAL || \
410 ARCH_VERSAL_NET || ARCH_ZYNQ || ARCH_ZYNQMP || \
411 ARCH_ZYNQMP_R5 || MICROBLAZE || NIOS2
412 default "meson64" if ARCH_MESON
413 default "microblaze-generic" if MICROBLAZE
414 default "xilinx_versal" if ARCH_VERSAL
415 default "xilinx_versal_net" if ARCH_VERSAL_NET
416 default "xilinx_zynqmp" if ARCH_ZYNQMP
417 default "xilinx_zynqmp_r5" if ARCH_ZYNQMP_R5
418 default "zynq-common" if ARCH_ZYNQ
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900419 help
420 This option should contain the base name of board header file.
421 The header file include/configs/<CONFIG_SYS_CONFIG_NAME>.h
422 should be included from include/config.h.
423
Vignesh Raghavendra384c1412019-04-22 21:43:32 +0530424config SYS_DISABLE_DCACHE_OPS
425 bool
426 help
427 This option disables dcache flush and dcache invalidation
428 operations. For example, on coherent systems where cache
429 operatios are not required, enable this option to avoid them.
430 Note that, its up to the individual architectures to implement
431 this functionality.
432
Tom Rinie9269a02021-12-12 22:12:30 -0500433config SYS_IMMR
Tom Rini0c4dded2022-03-30 09:30:15 -0400434 hex "Address for the Internal Memory-Mapped Registers (IMMR) window"
Tom Rinie9269a02021-12-12 22:12:30 -0500435 depends on PPC || FSL_LSCH2 || FSL_LSCH3 || ARCH_LS1021A
436 default 0xFF000000 if MPC8xx
437 default 0xF0000000 if ARCH_MPC8313
438 default 0xE0000000 if MPC83xx && !ARCH_MPC8313
439 default 0x01000000 if ARCH_LS1021A || FSL_LSCH2 || FSL_LSCH3
Pali Rohárc68991e2022-05-02 18:29:25 +0200440 default 0xFFE00000 if ARCH_P1010 || ARCH_P1011 || ARCH_P1020 || \
441 ARCH_P1021 || ARCH_P1024 || ARCH_P1025 || \
442 ARCH_P2020
Tom Rinie9269a02021-12-12 22:12:30 -0500443 default SYS_CCSRBAR_DEFAULT
444 help
445 Address for the Internal Memory-Mapped Registers (IMMR) window used
446 to configure the features of many Freescale / NXP SoCs.
447
Tom Rinib73cd902022-12-02 16:42:36 -0500448config MONITOR_IS_IN_RAM
449 bool "U-Boot is loaded in to RAM by a pre-loader"
450 depends on M68K || NIOS2
451
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100452menu "Skipping low level initialization functions"
Tom Rini53320122022-04-06 09:21:25 -0400453 depends on ARM || MIPS || RISCV
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100454
455config SKIP_LOWLEVEL_INIT
456 bool "Skip calls to certain low level initialization functions"
Tom Rinie1e85442021-08-27 21:18:30 -0400457 help
458 If enabled, then certain low level initializations (like setting up
459 the memory controller) are omitted and/or U-Boot does not relocate
460 itself into RAM.
461 Normally this variable MUST NOT be defined. The only exception is
462 when U-Boot is loaded (to RAM) by some other boot loader or by a
463 debugger which performs these initializations itself.
464
465config SPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100466 bool "Skip calls to certain low level initialization functions in SPL"
467 depends on SPL
Tom Rinie1e85442021-08-27 21:18:30 -0400468 help
469 If enabled, then certain low level initializations (like setting up
470 the memory controller) are omitted and/or U-Boot does not relocate
471 itself into RAM.
472 Normally this variable MUST NOT be defined. The only exception is
473 when U-Boot is loaded (to RAM) by some other boot loader or by a
474 debugger which performs these initializations itself.
475
476config TPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100477 bool "Skip calls to certain low level initialization functions in TPL"
Tom Rinie1e85442021-08-27 21:18:30 -0400478 depends on SPL && ARM
479 help
480 If enabled, then certain low level initializations (like setting up
481 the memory controller) are omitted and/or U-Boot does not relocate
482 itself into RAM.
483 Normally this variable MUST NOT be defined. The only exception is
484 when U-Boot is loaded (to RAM) by some other boot loader or by a
485 debugger which performs these initializations itself.
486
487config SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100488 bool "Skip call to lowlevel_init during early boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400489 depends on ARM
490 help
491 This allows just the call to lowlevel_init() to be skipped. The
492 normal CP15 init (such as enabling the instruction cache) is still
493 performed.
494
495config SPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100496 bool "Skip call to lowlevel_init during early SPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400497 depends on SPL && ARM
498 help
499 This allows just the call to lowlevel_init() to be skipped. The
500 normal CP15 init (such as enabling the instruction cache) is still
501 performed.
502
503config TPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100504 bool "Skip call to lowlevel_init during early TPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400505 depends on TPL && ARM
506 help
507 This allows just the call to lowlevel_init() to be skipped. The
508 normal CP15 init (such as enabling the instruction cache) is still
509 performed.
510
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100511endmenu
512
Tom Rini295ab162022-10-28 20:27:10 -0400513config SYS_HAS_NONCACHED_MEMORY
514 bool "Enable reserving a non-cached memory area for drivers"
515 depends on (ARM || MIPS) && (RTL8169 || MEDIATEK_ETH)
516 help
517 This is useful for drivers that would otherwise require a lot of
518 explicit cache maintenance. For some drivers it's also impossible to
519 properly maintain the cache. For example if the regions that need to
520 be flushed are not a multiple of the cache-line size, *and* padding
521 cannot be allocated between the regions to align them (i.e. if the
522 HW requires a contiguous array of regions, and the size of each
523 region is not cache-aligned), then a flush of one region may result
524 in overwriting data that hardware has written to another region in
525 the same cache-line. This can happen for example in network drivers
526 where descriptors for buffers are typically smaller than the CPU
527 cache-line (e.g. 16 bytes vs. 32 or 64 bytes).
528
529config SYS_NONCACHED_MEMORY
530 hex "Size in bytes of the non-cached memory area"
531 depends on SYS_HAS_NONCACHED_MEMORY
532 default 0x100000
533 help
534 Size of non-cached memory area. This area of memory will be typically
535 located right below the malloc() area and mapped uncached in the MMU.
536
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900537source "arch/arc/Kconfig"
538source "arch/arm/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900539source "arch/m68k/Kconfig"
540source "arch/microblaze/Kconfig"
541source "arch/mips/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900542source "arch/nios2/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900543source "arch/powerpc/Kconfig"
544source "arch/sandbox/Kconfig"
545source "arch/sh/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900546source "arch/x86/Kconfig"
Chris Zankel1387dab2016-08-10 18:36:44 +0300547source "arch/xtensa/Kconfig"
Rick Chen3301bfc2017-12-26 13:55:58 +0800548source "arch/riscv/Kconfig"
Tom Rinia67ff802022-03-23 17:19:55 -0400549
Tom Rinic4aecf62022-06-16 14:04:36 -0400550if ARM || M68K || PPC
551
552source "arch/Kconfig.nxp"
553
554endif
555
Tom Rinia67ff802022-03-23 17:19:55 -0400556source "board/keymile/Kconfig"
Michal Simek9599f8f2022-06-24 14:14:59 +0200557
Michal Simek9599f8f2022-06-24 14:14:59 +0200558choice
559 prompt "Endianness selection"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800560 default SYS_BIG_ENDIAN if MIPS || MICROBLAZE
561 default SYS_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200562 help
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800563 Some boards can be configured for either little or big endian
Michal Simek9599f8f2022-06-24 14:14:59 +0200564 byte order. These modes require different U-Boot images. In general there
565 is one preferred byteorder for a particular system but some systems are
566 just as commonly used in the one or the other endianness.
567
568config SYS_BIG_ENDIAN
569 bool "Big endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800570 depends on SUPPORT_BIG_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200571
572config SYS_LITTLE_ENDIAN
573 bool "Little endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800574 depends on SUPPORT_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200575endchoice