wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for ARM926EJS CPU-core |
| 3 | * |
| 4 | * Copyright (c) 2003 Texas Instruments |
| 5 | * |
wdenk | e3a0680 | 2004-06-06 23:13:55 +0000 | [diff] [blame] | 6 | * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 7 | * |
Albert ARIBAUD | 60fbc8d | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 8 | * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> |
| 9 | * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> |
Detlev Zundel | f1b3f2b | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 10 | * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 11 | * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com> |
| 12 | * Copyright (c) 2003 Kshitij <kshitij@ti.com> |
Albert ARIBAUD | 340983d | 2011-04-22 19:41:02 +0200 | [diff] [blame] | 13 | * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 14 | * |
| 15 | * See file CREDITS for list of people who contributed to this |
| 16 | * project. |
| 17 | * |
| 18 | * This program is free software; you can redistribute it and/or |
| 19 | * modify it under the terms of the GNU General Public License as |
| 20 | * published by the Free Software Foundation; either version 2 of |
| 21 | * the License, or (at your option) any later version. |
| 22 | * |
| 23 | * This program is distributed in the hope that it will be useful, |
| 24 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 25 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 26 | * GNU General Public License for more details. |
| 27 | * |
| 28 | * You should have received a copy of the GNU General Public License |
| 29 | * along with this program; if not, write to the Free Software |
| 30 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 31 | * MA 02111-1307 USA |
| 32 | */ |
| 33 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 34 | #include <asm-offsets.h> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 35 | #include <config.h> |
Wolfgang Denk | 66e8d44 | 2009-07-24 00:17:48 +0200 | [diff] [blame] | 36 | #include <common.h> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 37 | #include <version.h> |
| 38 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 39 | /* |
| 40 | ************************************************************************* |
| 41 | * |
| 42 | * Jump vector table as in table 3.1 in [1] |
| 43 | * |
| 44 | ************************************************************************* |
| 45 | */ |
| 46 | |
| 47 | |
Heiko Schocher | f49e944 | 2011-09-14 19:59:37 +0000 | [diff] [blame] | 48 | #ifdef CONFIG_SYS_DV_NOR_BOOT_CFG |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 49 | .globl _start |
| 50 | _start: |
Heiko Schocher | f49e944 | 2011-09-14 19:59:37 +0000 | [diff] [blame] | 51 | .globl _NOR_BOOT_CFG |
| 52 | _NOR_BOOT_CFG: |
| 53 | .word CONFIG_SYS_DV_NOR_BOOT_CFG |
| 54 | b reset |
| 55 | #else |
| 56 | .globl _start |
| 57 | _start: |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 58 | b reset |
Heiko Schocher | f49e944 | 2011-09-14 19:59:37 +0000 | [diff] [blame] | 59 | #endif |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 60 | #ifdef CONFIG_SPL_BUILD |
John Rigby | a9f3cf5 | 2010-01-25 23:12:52 -0700 | [diff] [blame] | 61 | /* No exception handlers in preloader */ |
| 62 | ldr pc, _hang |
| 63 | ldr pc, _hang |
| 64 | ldr pc, _hang |
| 65 | ldr pc, _hang |
| 66 | ldr pc, _hang |
| 67 | ldr pc, _hang |
| 68 | ldr pc, _hang |
| 69 | |
| 70 | _hang: |
| 71 | .word do_hang |
| 72 | /* pad to 64 byte boundary */ |
| 73 | .word 0x12345678 |
| 74 | .word 0x12345678 |
| 75 | .word 0x12345678 |
| 76 | .word 0x12345678 |
| 77 | .word 0x12345678 |
| 78 | .word 0x12345678 |
| 79 | .word 0x12345678 |
| 80 | #else |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 81 | ldr pc, _undefined_instruction |
| 82 | ldr pc, _software_interrupt |
| 83 | ldr pc, _prefetch_abort |
| 84 | ldr pc, _data_abort |
| 85 | ldr pc, _not_used |
| 86 | ldr pc, _irq |
| 87 | ldr pc, _fiq |
| 88 | |
| 89 | _undefined_instruction: |
| 90 | .word undefined_instruction |
| 91 | _software_interrupt: |
| 92 | .word software_interrupt |
| 93 | _prefetch_abort: |
| 94 | .word prefetch_abort |
| 95 | _data_abort: |
| 96 | .word data_abort |
| 97 | _not_used: |
| 98 | .word not_used |
| 99 | _irq: |
| 100 | .word irq |
| 101 | _fiq: |
| 102 | .word fiq |
| 103 | |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 104 | #endif /* CONFIG_SPL_BUILD */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 105 | .balignl 16,0xdeadbeef |
| 106 | |
| 107 | |
| 108 | /* |
| 109 | ************************************************************************* |
| 110 | * |
| 111 | * Startup Code (reset vector) |
| 112 | * |
| 113 | * do important init only if we don't start from memory! |
| 114 | * setup Memory and board specific bits prior to relocation. |
| 115 | * relocate armboot to ram |
| 116 | * setup stack |
| 117 | * |
| 118 | ************************************************************************* |
| 119 | */ |
| 120 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 121 | .globl _TEXT_BASE |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 122 | _TEXT_BASE: |
Heiko Schocher | 565a09c | 2011-11-01 20:00:29 +0000 | [diff] [blame] | 123 | #ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */ |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 124 | .word CONFIG_SYS_TEXT_BASE |
Heiko Schocher | 565a09c | 2011-11-01 20:00:29 +0000 | [diff] [blame] | 125 | #else |
Benoît Thébaudeau | a402da3 | 2013-04-11 09:35:42 +0000 | [diff] [blame] | 126 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE) |
Heiko Schocher | 565a09c | 2011-11-01 20:00:29 +0000 | [diff] [blame] | 127 | .word CONFIG_SPL_TEXT_BASE |
| 128 | #else |
| 129 | .word CONFIG_SYS_TEXT_BASE |
| 130 | #endif |
| 131 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 132 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 133 | /* |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 134 | * These are defined in the board-specific linker script. |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 135 | * Subtracting _start from them lets the linker put their |
| 136 | * relative position in the executable instead of leaving |
| 137 | * them null. |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 138 | */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 139 | .globl _bss_start_ofs |
| 140 | _bss_start_ofs: |
| 141 | .word __bss_start - _start |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 142 | |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 143 | .globl _bss_end_ofs |
| 144 | _bss_end_ofs: |
Simon Glass | ed70c8f | 2013-03-14 06:54:53 +0000 | [diff] [blame] | 145 | .word __bss_end - _start |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 146 | |
Po-Yu Chuang | 1864b00 | 2011-03-01 23:02:04 +0000 | [diff] [blame] | 147 | .globl _end_ofs |
| 148 | _end_ofs: |
| 149 | .word _end - _start |
| 150 | |
Heiko Schocher | 0ad559f | 2011-07-16 00:06:43 +0000 | [diff] [blame] | 151 | #ifdef CONFIG_NAND_U_BOOT |
| 152 | .globl _end |
| 153 | _end: |
Simon Glass | ed70c8f | 2013-03-14 06:54:53 +0000 | [diff] [blame] | 154 | .word __bss_end |
Heiko Schocher | 0ad559f | 2011-07-16 00:06:43 +0000 | [diff] [blame] | 155 | #endif |
| 156 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 157 | #ifdef CONFIG_USE_IRQ |
| 158 | /* IRQ stack memory (calculated at run-time) */ |
| 159 | .globl IRQ_STACK_START |
| 160 | IRQ_STACK_START: |
| 161 | .word 0x0badc0de |
| 162 | |
| 163 | /* IRQ stack memory (calculated at run-time) */ |
| 164 | .globl FIQ_STACK_START |
| 165 | FIQ_STACK_START: |
| 166 | .word 0x0badc0de |
| 167 | #endif |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 168 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 169 | /* IRQ stack memory (calculated at run-time) + 8 bytes */ |
| 170 | .globl IRQ_STACK_START_IN |
| 171 | IRQ_STACK_START_IN: |
| 172 | .word 0x0badc0de |
| 173 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 174 | /* |
| 175 | * the actual reset code |
| 176 | */ |
| 177 | |
| 178 | reset: |
| 179 | /* |
| 180 | * set the cpu to SVC32 mode |
| 181 | */ |
| 182 | mrs r0,cpsr |
| 183 | bic r0,r0,#0x1f |
| 184 | orr r0,r0,#0xd3 |
| 185 | msr cpsr,r0 |
| 186 | |
| 187 | /* |
| 188 | * we do sys-critical inits only at reboot, |
| 189 | * not when booting from ram! |
| 190 | */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 191 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 192 | bl cpu_init_crit |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 193 | #endif |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 194 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 195 | bl _main |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 196 | |
| 197 | /*------------------------------------------------------------------------------*/ |
| 198 | |
Tom Rini | 1293858 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 199 | #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_NAND_SPL) |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 200 | /* |
| 201 | * void relocate_code (addr_sp, gd, addr_moni) |
| 202 | * |
Benoît Thébaudeau | 9039c10 | 2013-04-11 09:35:43 +0000 | [diff] [blame] | 203 | * This function relocates the monitor code. |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 204 | */ |
| 205 | .globl relocate_code |
| 206 | relocate_code: |
| 207 | mov r4, r0 /* save addr_sp */ |
| 208 | mov r5, r1 /* save addr of gd */ |
| 209 | mov r6, r2 /* save addr of destination */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 210 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 211 | adr r0, _start |
Benoît Thébaudeau | a18f323 | 2013-04-11 09:35:45 +0000 | [diff] [blame^] | 212 | subs r9, r6, r0 /* r9 <- relocation offset */ |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 213 | beq relocate_done /* skip relocation */ |
Andreas Bießmann | 8cfbda9 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 214 | mov r1, r6 /* r1 <- scratch for copy loop */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 215 | ldr r3, _bss_start_ofs |
| 216 | add r2, r0, r3 /* r2 <- source end address */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 217 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 218 | copy_loop: |
Benoît Thébaudeau | a18f323 | 2013-04-11 09:35:45 +0000 | [diff] [blame^] | 219 | ldmia r0!, {r10-r11} /* copy from source address [r0] */ |
| 220 | stmia r1!, {r10-r11} /* copy to target address [r1] */ |
Albert Aribaud | 0668d16 | 2010-10-05 16:06:39 +0200 | [diff] [blame] | 221 | cmp r0, r2 /* until source end address [r2] */ |
| 222 | blo copy_loop |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 223 | |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 224 | #ifndef CONFIG_SPL_BUILD |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 225 | /* |
| 226 | * fix .rel.dyn relocations |
| 227 | */ |
| 228 | ldr r0, _TEXT_BASE /* r0 <- Text base */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 229 | ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */ |
| 230 | add r10, r10, r0 /* r10 <- sym table in FLASH */ |
| 231 | ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */ |
| 232 | add r2, r2, r0 /* r2 <- rel dyn start in FLASH */ |
| 233 | ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */ |
| 234 | add r3, r3, r0 /* r3 <- rel dyn end in FLASH */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 235 | fixloop: |
Gray Remlin | ea4b2c8 | 2010-10-24 16:18:31 +0100 | [diff] [blame] | 236 | ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */ |
| 237 | add r0, r0, r9 /* r0 <- location to fix up in RAM */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 238 | ldr r1, [r2, #4] |
Andreas Bießmann | 318cea1 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 239 | and r7, r1, #0xff |
| 240 | cmp r7, #23 /* relative fixup? */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 241 | beq fixrel |
Andreas Bießmann | 318cea1 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 242 | cmp r7, #2 /* absolute fixup? */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 243 | beq fixabs |
| 244 | /* ignore unknown type of fixup */ |
| 245 | b fixnext |
| 246 | fixabs: |
| 247 | /* absolute fix: set location to (offset) symbol value */ |
| 248 | mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */ |
| 249 | add r1, r10, r1 /* r1 <- address of symbol in table */ |
| 250 | ldr r1, [r1, #4] /* r1 <- symbol value */ |
Wolfgang Denk | 899cdd1 | 2010-12-09 11:26:24 +0100 | [diff] [blame] | 251 | add r1, r1, r9 /* r1 <- relocated sym addr */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 252 | b fixnext |
| 253 | fixrel: |
| 254 | /* relative fix: increase location by offset */ |
| 255 | ldr r1, [r0] |
| 256 | add r1, r1, r9 |
| 257 | fixnext: |
| 258 | str r1, [r0] |
Gray Remlin | ea4b2c8 | 2010-10-24 16:18:31 +0100 | [diff] [blame] | 259 | add r2, r2, #8 /* each rel.dyn entry is 8 bytes */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 260 | cmp r2, r3 |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 261 | blo fixloop |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 262 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 263 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 264 | relocate_done: |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 265 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 266 | bx lr |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 267 | |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 268 | _rel_dyn_start_ofs: |
| 269 | .word __rel_dyn_start - _start |
| 270 | _rel_dyn_end_ofs: |
| 271 | .word __rel_dyn_end - _start |
| 272 | _dynsym_start_ofs: |
| 273 | .word __dynsym_start - _start |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 274 | |
Tom Rini | 1293858 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 275 | #endif |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 276 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 277 | .globl c_runtime_cpu_setup |
| 278 | c_runtime_cpu_setup: |
| 279 | |
| 280 | bx lr |
| 281 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 282 | /* |
| 283 | ************************************************************************* |
| 284 | * |
| 285 | * CPU_init_critical registers |
| 286 | * |
| 287 | * setup important registers |
| 288 | * setup memory timing |
| 289 | * |
| 290 | ************************************************************************* |
| 291 | */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 292 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 293 | cpu_init_crit: |
| 294 | /* |
Sughosh Ganu | 4cb7186 | 2012-02-02 00:44:38 +0000 | [diff] [blame] | 295 | * flush D cache before disabling it |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 296 | */ |
| 297 | mov r0, #0 |
Sughosh Ganu | 4cb7186 | 2012-02-02 00:44:38 +0000 | [diff] [blame] | 298 | flush_dcache: |
| 299 | mrc p15, 0, r15, c7, c10, 3 |
| 300 | bne flush_dcache |
| 301 | |
| 302 | mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */ |
| 303 | mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 304 | |
| 305 | /* |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 306 | * disable MMU and D cache |
| 307 | * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 308 | */ |
| 309 | mrc p15, 0, r0, c1, c0, 0 |
Christian Riesch | 48c2d6d | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 310 | bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 311 | bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */ |
Christian Riesch | 48c2d6d | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 312 | #ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH |
| 313 | orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */ |
| 314 | #else |
| 315 | bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */ |
| 316 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 317 | orr r0, r0, #0x00000002 /* set bit 2 (A) Align */ |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 318 | #ifndef CONFIG_SYS_ICACHE_OFF |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 319 | orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */ |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 320 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 321 | mcr p15, 0, r0, c1, c0, 0 |
| 322 | |
| 323 | /* |
| 324 | * Go setup Memory and board specific bits prior to relocation. |
| 325 | */ |
| 326 | mov ip, lr /* perserve link reg across call */ |
Wolfgang Denk | 7f88a5e | 2005-10-06 17:08:18 +0200 | [diff] [blame] | 327 | bl lowlevel_init /* go setup pll,mux,memory */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 328 | mov lr, ip /* restore link */ |
Heiko Schocher | c8a6d75 | 2011-11-09 20:06:23 +0000 | [diff] [blame] | 329 | mov pc, lr /* back to my caller */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 330 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |
Stelian Pop | 72a6f14 | 2008-01-19 21:09:35 +0000 | [diff] [blame] | 331 | |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 332 | #ifndef CONFIG_SPL_BUILD |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 333 | /* |
| 334 | ************************************************************************* |
| 335 | * |
| 336 | * Interrupt handling |
| 337 | * |
| 338 | ************************************************************************* |
| 339 | */ |
| 340 | |
| 341 | @ |
| 342 | @ IRQ stack frame. |
| 343 | @ |
| 344 | #define S_FRAME_SIZE 72 |
| 345 | |
| 346 | #define S_OLD_R0 68 |
| 347 | #define S_PSR 64 |
| 348 | #define S_PC 60 |
| 349 | #define S_LR 56 |
| 350 | #define S_SP 52 |
| 351 | |
| 352 | #define S_IP 48 |
| 353 | #define S_FP 44 |
| 354 | #define S_R10 40 |
| 355 | #define S_R9 36 |
| 356 | #define S_R8 32 |
| 357 | #define S_R7 28 |
| 358 | #define S_R6 24 |
| 359 | #define S_R5 20 |
| 360 | #define S_R4 16 |
| 361 | #define S_R3 12 |
| 362 | #define S_R2 8 |
| 363 | #define S_R1 4 |
| 364 | #define S_R0 0 |
| 365 | |
| 366 | #define MODE_SVC 0x13 |
| 367 | #define I_BIT 0x80 |
| 368 | |
| 369 | /* |
| 370 | * use bad_save_user_regs for abort/prefetch/undef/swi ... |
| 371 | * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling |
| 372 | */ |
| 373 | |
| 374 | .macro bad_save_user_regs |
| 375 | @ carve out a frame on current user stack |
| 376 | sub sp, sp, #S_FRAME_SIZE |
| 377 | stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12 |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 378 | ldr r2, IRQ_STACK_START_IN |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 379 | @ get values for "aborted" pc and cpsr (into parm regs) |
| 380 | ldmia r2, {r2 - r3} |
| 381 | add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack |
| 382 | add r5, sp, #S_SP |
| 383 | mov r1, lr |
| 384 | stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr |
| 385 | mov r0, sp @ save current stack into r0 (param register) |
| 386 | .endm |
| 387 | |
| 388 | .macro irq_save_user_regs |
| 389 | sub sp, sp, #S_FRAME_SIZE |
| 390 | stmia sp, {r0 - r12} @ Calling r0-r12 |
| 391 | @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good. |
| 392 | add r8, sp, #S_PC |
| 393 | stmdb r8, {sp, lr}^ @ Calling SP, LR |
| 394 | str lr, [r8, #0] @ Save calling PC |
| 395 | mrs r6, spsr |
| 396 | str r6, [r8, #4] @ Save CPSR |
| 397 | str r0, [r8, #8] @ Save OLD_R0 |
| 398 | mov r0, sp |
| 399 | .endm |
| 400 | |
| 401 | .macro irq_restore_user_regs |
| 402 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 403 | mov r0, r0 |
| 404 | ldr lr, [sp, #S_PC] @ Get PC |
| 405 | add sp, sp, #S_FRAME_SIZE |
| 406 | subs pc, lr, #4 @ return & move spsr_svc into cpsr |
| 407 | .endm |
| 408 | |
| 409 | .macro get_bad_stack |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 410 | ldr r13, IRQ_STACK_START_IN @ setup our mode stack |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 411 | |
| 412 | str lr, [r13] @ save caller lr in position 0 of saved stack |
| 413 | mrs lr, spsr @ get the spsr |
| 414 | str lr, [r13, #4] @ save spsr in position 1 of saved stack |
| 415 | mov r13, #MODE_SVC @ prepare SVC-Mode |
| 416 | @ msr spsr_c, r13 |
| 417 | msr spsr, r13 @ switch modes, make sure moves will execute |
| 418 | mov lr, pc @ capture return pc |
| 419 | movs pc, lr @ jump to next instruction & switch modes. |
| 420 | .endm |
| 421 | |
| 422 | .macro get_irq_stack @ setup IRQ stack |
| 423 | ldr sp, IRQ_STACK_START |
| 424 | .endm |
| 425 | |
| 426 | .macro get_fiq_stack @ setup FIQ stack |
| 427 | ldr sp, FIQ_STACK_START |
| 428 | .endm |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 429 | #endif /* CONFIG_SPL_BUILD */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 430 | |
| 431 | /* |
| 432 | * exception handlers |
| 433 | */ |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 434 | #ifdef CONFIG_SPL_BUILD |
John Rigby | a9f3cf5 | 2010-01-25 23:12:52 -0700 | [diff] [blame] | 435 | .align 5 |
| 436 | do_hang: |
| 437 | ldr sp, _TEXT_BASE /* switch to abort stack */ |
| 438 | 1: |
| 439 | bl 1b /* hang and never return */ |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 440 | #else /* !CONFIG_SPL_BUILD */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 441 | .align 5 |
| 442 | undefined_instruction: |
| 443 | get_bad_stack |
| 444 | bad_save_user_regs |
| 445 | bl do_undefined_instruction |
| 446 | |
| 447 | .align 5 |
| 448 | software_interrupt: |
| 449 | get_bad_stack |
| 450 | bad_save_user_regs |
| 451 | bl do_software_interrupt |
| 452 | |
| 453 | .align 5 |
| 454 | prefetch_abort: |
| 455 | get_bad_stack |
| 456 | bad_save_user_regs |
| 457 | bl do_prefetch_abort |
| 458 | |
| 459 | .align 5 |
| 460 | data_abort: |
| 461 | get_bad_stack |
| 462 | bad_save_user_regs |
| 463 | bl do_data_abort |
| 464 | |
| 465 | .align 5 |
| 466 | not_used: |
| 467 | get_bad_stack |
| 468 | bad_save_user_regs |
| 469 | bl do_not_used |
| 470 | |
| 471 | #ifdef CONFIG_USE_IRQ |
| 472 | |
| 473 | .align 5 |
| 474 | irq: |
| 475 | get_irq_stack |
| 476 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 477 | bl do_irq |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 478 | irq_restore_user_regs |
| 479 | |
| 480 | .align 5 |
| 481 | fiq: |
| 482 | get_fiq_stack |
| 483 | /* someone ought to write a more effiction fiq_save_user_regs */ |
| 484 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 485 | bl do_fiq |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 486 | irq_restore_user_regs |
| 487 | |
| 488 | #else |
| 489 | |
| 490 | .align 5 |
| 491 | irq: |
| 492 | get_bad_stack |
| 493 | bad_save_user_regs |
| 494 | bl do_irq |
| 495 | |
| 496 | .align 5 |
| 497 | fiq: |
| 498 | get_bad_stack |
| 499 | bad_save_user_regs |
| 500 | bl do_fiq |
| 501 | |
| 502 | #endif |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 503 | #endif /* CONFIG_SPL_BUILD */ |