blob: 90b4e53fe25609ae176d43fb9560ba60abdec902 [file] [log] [blame]
wdenk7eaacc52003-08-29 22:00:43 +00001/*
2 * armboot - Startup Code for ARM926EJS CPU-core
3 *
4 * Copyright (c) 2003 Texas Instruments
5 *
wdenke3a06802004-06-06 23:13:55 +00006 * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------
wdenk7eaacc52003-08-29 22:00:43 +00007 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02008 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
9 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +020010 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenk7eaacc52003-08-29 22:00:43 +000011 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
12 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
Albert ARIBAUD340983d2011-04-22 19:41:02 +020013 * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net>
wdenk7eaacc52003-08-29 22:00:43 +000014 *
15 * See file CREDITS for list of people who contributed to this
16 * project.
17 *
18 * This program is free software; you can redistribute it and/or
19 * modify it under the terms of the GNU General Public License as
20 * published by the Free Software Foundation; either version 2 of
21 * the License, or (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * MA 02111-1307 USA
32 */
33
Wolfgang Denk0191e472010-10-26 14:34:52 +020034#include <asm-offsets.h>
wdenk7eaacc52003-08-29 22:00:43 +000035#include <config.h>
Wolfgang Denk66e8d442009-07-24 00:17:48 +020036#include <common.h>
wdenk7eaacc52003-08-29 22:00:43 +000037#include <version.h>
38
wdenk7eaacc52003-08-29 22:00:43 +000039/*
40 *************************************************************************
41 *
42 * Jump vector table as in table 3.1 in [1]
43 *
44 *************************************************************************
45 */
46
47
Heiko Schocherf49e9442011-09-14 19:59:37 +000048#ifdef CONFIG_SYS_DV_NOR_BOOT_CFG
wdenk7eaacc52003-08-29 22:00:43 +000049.globl _start
50_start:
Heiko Schocherf49e9442011-09-14 19:59:37 +000051.globl _NOR_BOOT_CFG
52_NOR_BOOT_CFG:
53 .word CONFIG_SYS_DV_NOR_BOOT_CFG
54 b reset
55#else
56.globl _start
57_start:
wdenk7eaacc52003-08-29 22:00:43 +000058 b reset
Heiko Schocherf49e9442011-09-14 19:59:37 +000059#endif
Aneesh V552a3192011-07-13 05:11:07 +000060#ifdef CONFIG_SPL_BUILD
John Rigbya9f3cf52010-01-25 23:12:52 -070061/* No exception handlers in preloader */
62 ldr pc, _hang
63 ldr pc, _hang
64 ldr pc, _hang
65 ldr pc, _hang
66 ldr pc, _hang
67 ldr pc, _hang
68 ldr pc, _hang
69
70_hang:
71 .word do_hang
72/* pad to 64 byte boundary */
73 .word 0x12345678
74 .word 0x12345678
75 .word 0x12345678
76 .word 0x12345678
77 .word 0x12345678
78 .word 0x12345678
79 .word 0x12345678
80#else
wdenk7eaacc52003-08-29 22:00:43 +000081 ldr pc, _undefined_instruction
82 ldr pc, _software_interrupt
83 ldr pc, _prefetch_abort
84 ldr pc, _data_abort
85 ldr pc, _not_used
86 ldr pc, _irq
87 ldr pc, _fiq
88
89_undefined_instruction:
90 .word undefined_instruction
91_software_interrupt:
92 .word software_interrupt
93_prefetch_abort:
94 .word prefetch_abort
95_data_abort:
96 .word data_abort
97_not_used:
98 .word not_used
99_irq:
100 .word irq
101_fiq:
102 .word fiq
103
Aneesh V552a3192011-07-13 05:11:07 +0000104#endif /* CONFIG_SPL_BUILD */
wdenk7eaacc52003-08-29 22:00:43 +0000105 .balignl 16,0xdeadbeef
106
107
108/*
109 *************************************************************************
110 *
111 * Startup Code (reset vector)
112 *
113 * do important init only if we don't start from memory!
114 * setup Memory and board specific bits prior to relocation.
115 * relocate armboot to ram
116 * setup stack
117 *
118 *************************************************************************
119 */
120
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200121.globl _TEXT_BASE
wdenk7eaacc52003-08-29 22:00:43 +0000122_TEXT_BASE:
Heiko Schocher565a09c2011-11-01 20:00:29 +0000123#ifdef CONFIG_NAND_SPL /* deprecated, use instead CONFIG_SPL_BUILD */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200124 .word CONFIG_SYS_TEXT_BASE
Heiko Schocher565a09c2011-11-01 20:00:29 +0000125#else
Benoît Thébaudeaua402da32013-04-11 09:35:42 +0000126#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
Heiko Schocher565a09c2011-11-01 20:00:29 +0000127 .word CONFIG_SPL_TEXT_BASE
128#else
129 .word CONFIG_SYS_TEXT_BASE
130#endif
131#endif
wdenk7eaacc52003-08-29 22:00:43 +0000132
wdenk7eaacc52003-08-29 22:00:43 +0000133/*
wdenk927034e2004-02-08 19:38:38 +0000134 * These are defined in the board-specific linker script.
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200135 * Subtracting _start from them lets the linker put their
136 * relative position in the executable instead of leaving
137 * them null.
wdenk7eaacc52003-08-29 22:00:43 +0000138 */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200139.globl _bss_start_ofs
140_bss_start_ofs:
141 .word __bss_start - _start
wdenk927034e2004-02-08 19:38:38 +0000142
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200143.globl _bss_end_ofs
144_bss_end_ofs:
Simon Glassed70c8f2013-03-14 06:54:53 +0000145 .word __bss_end - _start
wdenk7eaacc52003-08-29 22:00:43 +0000146
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000147.globl _end_ofs
148_end_ofs:
149 .word _end - _start
150
Heiko Schocher0ad559f2011-07-16 00:06:43 +0000151#ifdef CONFIG_NAND_U_BOOT
152.globl _end
153_end:
Simon Glassed70c8f2013-03-14 06:54:53 +0000154 .word __bss_end
Heiko Schocher0ad559f2011-07-16 00:06:43 +0000155#endif
156
wdenk7eaacc52003-08-29 22:00:43 +0000157#ifdef CONFIG_USE_IRQ
158/* IRQ stack memory (calculated at run-time) */
159.globl IRQ_STACK_START
160IRQ_STACK_START:
161 .word 0x0badc0de
162
163/* IRQ stack memory (calculated at run-time) */
164.globl FIQ_STACK_START
165FIQ_STACK_START:
166 .word 0x0badc0de
167#endif
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200168
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200169/* IRQ stack memory (calculated at run-time) + 8 bytes */
170.globl IRQ_STACK_START_IN
171IRQ_STACK_START_IN:
172 .word 0x0badc0de
173
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200174/*
175 * the actual reset code
176 */
177
178reset:
179 /*
180 * set the cpu to SVC32 mode
181 */
182 mrs r0,cpsr
183 bic r0,r0,#0x1f
184 orr r0,r0,#0xd3
185 msr cpsr,r0
186
187 /*
188 * we do sys-critical inits only at reboot,
189 * not when booting from ram!
190 */
Christian Riesch11bf5762012-02-02 00:44:37 +0000191#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200192 bl cpu_init_crit
Christian Riesch11bf5762012-02-02 00:44:37 +0000193#endif
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200194
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000195 bl _main
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200196
197/*------------------------------------------------------------------------------*/
198
Tom Rini12938582012-08-14 12:27:13 -0700199#if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_NAND_SPL)
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200200/*
201 * void relocate_code (addr_sp, gd, addr_moni)
202 *
Benoît Thébaudeau9039c102013-04-11 09:35:43 +0000203 * This function relocates the monitor code.
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200204 */
205 .globl relocate_code
206relocate_code:
207 mov r4, r0 /* save addr_sp */
208 mov r5, r1 /* save addr of gd */
209 mov r6, r2 /* save addr of destination */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200210
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200211 adr r0, _start
Heiko Schocher565a09c2011-11-01 20:00:29 +0000212 sub r9, r6, r0 /* r9 <- relocation offset */
Andreas Bießmann007b38f2010-12-01 00:58:34 +0100213 cmp r0, r6
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000214 moveq r9, #0 /* no relocation. offset(r9) = 0 */
215 beq relocate_done /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100216 mov r1, r6 /* r1 <- scratch for copy loop */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200217 ldr r3, _bss_start_ofs
218 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200219
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200220copy_loop:
221 ldmia r0!, {r9-r10} /* copy from source address [r0] */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100222 stmia r1!, {r9-r10} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200223 cmp r0, r2 /* until source end address [r2] */
224 blo copy_loop
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200225
Aneesh V552a3192011-07-13 05:11:07 +0000226#ifndef CONFIG_SPL_BUILD
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200227 /*
228 * fix .rel.dyn relocations
229 */
230 ldr r0, _TEXT_BASE /* r0 <- Text base */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100231 sub r9, r6, r0 /* r9 <- relocation offset */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200232 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
233 add r10, r10, r0 /* r10 <- sym table in FLASH */
234 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
235 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
236 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
237 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200238fixloop:
Gray Remlinea4b2c82010-10-24 16:18:31 +0100239 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
240 add r0, r0, r9 /* r0 <- location to fix up in RAM */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200241 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100242 and r7, r1, #0xff
243 cmp r7, #23 /* relative fixup? */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200244 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100245 cmp r7, #2 /* absolute fixup? */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200246 beq fixabs
247 /* ignore unknown type of fixup */
248 b fixnext
249fixabs:
250 /* absolute fix: set location to (offset) symbol value */
251 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
252 add r1, r10, r1 /* r1 <- address of symbol in table */
253 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100254 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200255 b fixnext
256fixrel:
257 /* relative fix: increase location by offset */
258 ldr r1, [r0]
259 add r1, r1, r9
260fixnext:
261 str r1, [r0]
Gray Remlinea4b2c82010-10-24 16:18:31 +0100262 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200263 cmp r2, r3
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200264 blo fixloop
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200265#endif
wdenk7eaacc52003-08-29 22:00:43 +0000266
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000267relocate_done:
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200268
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000269 bx lr
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200270
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200271_rel_dyn_start_ofs:
272 .word __rel_dyn_start - _start
273_rel_dyn_end_ofs:
274 .word __rel_dyn_end - _start
275_dynsym_start_ofs:
276 .word __dynsym_start - _start
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000277
Tom Rini12938582012-08-14 12:27:13 -0700278#endif
Albert Aribaud6d1fcb12010-10-11 13:13:28 +0200279
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000280 .globl c_runtime_cpu_setup
281c_runtime_cpu_setup:
282
283 bx lr
284
wdenk7eaacc52003-08-29 22:00:43 +0000285/*
286 *************************************************************************
287 *
288 * CPU_init_critical registers
289 *
290 * setup important registers
291 * setup memory timing
292 *
293 *************************************************************************
294 */
Christian Riesch11bf5762012-02-02 00:44:37 +0000295#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenk7eaacc52003-08-29 22:00:43 +0000296cpu_init_crit:
297 /*
Sughosh Ganu4cb71862012-02-02 00:44:38 +0000298 * flush D cache before disabling it
wdenk7eaacc52003-08-29 22:00:43 +0000299 */
300 mov r0, #0
Sughosh Ganu4cb71862012-02-02 00:44:38 +0000301flush_dcache:
302 mrc p15, 0, r15, c7, c10, 3
303 bne flush_dcache
304
305 mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */
306 mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */
wdenk7eaacc52003-08-29 22:00:43 +0000307
308 /*
Christian Riescha927d262012-02-02 00:44:40 +0000309 * disable MMU and D cache
310 * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined
wdenk7eaacc52003-08-29 22:00:43 +0000311 */
312 mrc p15, 0, r0, c1, c0, 0
Christian Riesch48c2d6d2012-02-02 00:44:39 +0000313 bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */
wdenk7eaacc52003-08-29 22:00:43 +0000314 bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */
Christian Riesch48c2d6d2012-02-02 00:44:39 +0000315#ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH
316 orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */
317#else
318 bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */
319#endif
wdenk7eaacc52003-08-29 22:00:43 +0000320 orr r0, r0, #0x00000002 /* set bit 2 (A) Align */
Christian Riescha927d262012-02-02 00:44:40 +0000321#ifndef CONFIG_SYS_ICACHE_OFF
wdenk7eaacc52003-08-29 22:00:43 +0000322 orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */
Christian Riescha927d262012-02-02 00:44:40 +0000323#endif
wdenk7eaacc52003-08-29 22:00:43 +0000324 mcr p15, 0, r0, c1, c0, 0
325
326 /*
327 * Go setup Memory and board specific bits prior to relocation.
328 */
329 mov ip, lr /* perserve link reg across call */
Wolfgang Denk7f88a5e2005-10-06 17:08:18 +0200330 bl lowlevel_init /* go setup pll,mux,memory */
wdenk7eaacc52003-08-29 22:00:43 +0000331 mov lr, ip /* restore link */
Heiko Schocherc8a6d752011-11-09 20:06:23 +0000332 mov pc, lr /* back to my caller */
Christian Riesch11bf5762012-02-02 00:44:37 +0000333#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
Stelian Pop72a6f142008-01-19 21:09:35 +0000334
Aneesh V552a3192011-07-13 05:11:07 +0000335#ifndef CONFIG_SPL_BUILD
wdenk7eaacc52003-08-29 22:00:43 +0000336/*
337 *************************************************************************
338 *
339 * Interrupt handling
340 *
341 *************************************************************************
342 */
343
344@
345@ IRQ stack frame.
346@
347#define S_FRAME_SIZE 72
348
349#define S_OLD_R0 68
350#define S_PSR 64
351#define S_PC 60
352#define S_LR 56
353#define S_SP 52
354
355#define S_IP 48
356#define S_FP 44
357#define S_R10 40
358#define S_R9 36
359#define S_R8 32
360#define S_R7 28
361#define S_R6 24
362#define S_R5 20
363#define S_R4 16
364#define S_R3 12
365#define S_R2 8
366#define S_R1 4
367#define S_R0 0
368
369#define MODE_SVC 0x13
370#define I_BIT 0x80
371
372/*
373 * use bad_save_user_regs for abort/prefetch/undef/swi ...
374 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
375 */
376
377 .macro bad_save_user_regs
378 @ carve out a frame on current user stack
379 sub sp, sp, #S_FRAME_SIZE
380 stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200381 ldr r2, IRQ_STACK_START_IN
wdenk7eaacc52003-08-29 22:00:43 +0000382 @ get values for "aborted" pc and cpsr (into parm regs)
383 ldmia r2, {r2 - r3}
384 add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack
385 add r5, sp, #S_SP
386 mov r1, lr
387 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
388 mov r0, sp @ save current stack into r0 (param register)
389 .endm
390
391 .macro irq_save_user_regs
392 sub sp, sp, #S_FRAME_SIZE
393 stmia sp, {r0 - r12} @ Calling r0-r12
394 @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good.
395 add r8, sp, #S_PC
396 stmdb r8, {sp, lr}^ @ Calling SP, LR
397 str lr, [r8, #0] @ Save calling PC
398 mrs r6, spsr
399 str r6, [r8, #4] @ Save CPSR
400 str r0, [r8, #8] @ Save OLD_R0
401 mov r0, sp
402 .endm
403
404 .macro irq_restore_user_regs
405 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
406 mov r0, r0
407 ldr lr, [sp, #S_PC] @ Get PC
408 add sp, sp, #S_FRAME_SIZE
409 subs pc, lr, #4 @ return & move spsr_svc into cpsr
410 .endm
411
412 .macro get_bad_stack
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200413 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenk7eaacc52003-08-29 22:00:43 +0000414
415 str lr, [r13] @ save caller lr in position 0 of saved stack
416 mrs lr, spsr @ get the spsr
417 str lr, [r13, #4] @ save spsr in position 1 of saved stack
418 mov r13, #MODE_SVC @ prepare SVC-Mode
419 @ msr spsr_c, r13
420 msr spsr, r13 @ switch modes, make sure moves will execute
421 mov lr, pc @ capture return pc
422 movs pc, lr @ jump to next instruction & switch modes.
423 .endm
424
425 .macro get_irq_stack @ setup IRQ stack
426 ldr sp, IRQ_STACK_START
427 .endm
428
429 .macro get_fiq_stack @ setup FIQ stack
430 ldr sp, FIQ_STACK_START
431 .endm
Aneesh V552a3192011-07-13 05:11:07 +0000432#endif /* CONFIG_SPL_BUILD */
wdenk7eaacc52003-08-29 22:00:43 +0000433
434/*
435 * exception handlers
436 */
Aneesh V552a3192011-07-13 05:11:07 +0000437#ifdef CONFIG_SPL_BUILD
John Rigbya9f3cf52010-01-25 23:12:52 -0700438 .align 5
439do_hang:
440 ldr sp, _TEXT_BASE /* switch to abort stack */
4411:
442 bl 1b /* hang and never return */
Aneesh V552a3192011-07-13 05:11:07 +0000443#else /* !CONFIG_SPL_BUILD */
wdenk7eaacc52003-08-29 22:00:43 +0000444 .align 5
445undefined_instruction:
446 get_bad_stack
447 bad_save_user_regs
448 bl do_undefined_instruction
449
450 .align 5
451software_interrupt:
452 get_bad_stack
453 bad_save_user_regs
454 bl do_software_interrupt
455
456 .align 5
457prefetch_abort:
458 get_bad_stack
459 bad_save_user_regs
460 bl do_prefetch_abort
461
462 .align 5
463data_abort:
464 get_bad_stack
465 bad_save_user_regs
466 bl do_data_abort
467
468 .align 5
469not_used:
470 get_bad_stack
471 bad_save_user_regs
472 bl do_not_used
473
474#ifdef CONFIG_USE_IRQ
475
476 .align 5
477irq:
478 get_irq_stack
479 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200480 bl do_irq
wdenk7eaacc52003-08-29 22:00:43 +0000481 irq_restore_user_regs
482
483 .align 5
484fiq:
485 get_fiq_stack
486 /* someone ought to write a more effiction fiq_save_user_regs */
487 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200488 bl do_fiq
wdenk7eaacc52003-08-29 22:00:43 +0000489 irq_restore_user_regs
490
491#else
492
493 .align 5
494irq:
495 get_bad_stack
496 bad_save_user_regs
497 bl do_irq
498
499 .align 5
500fiq:
501 get_bad_stack
502 bad_save_user_regs
503 bl do_fiq
504
505#endif
Aneesh V552a3192011-07-13 05:11:07 +0000506#endif /* CONFIG_SPL_BUILD */