wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for ARM926EJS CPU-core |
| 3 | * |
| 4 | * Copyright (c) 2003 Texas Instruments |
| 5 | * |
wdenk | e3a0680 | 2004-06-06 23:13:55 +0000 | [diff] [blame] | 6 | * ----- Adapted for OMAP1610 OMAP730 from ARM925t code ------ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 7 | * |
Albert ARIBAUD | 60fbc8d | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 8 | * Copyright (c) 2001 Marius Gröger <mag@sysgo.de> |
| 9 | * Copyright (c) 2002 Alex Züpke <azu@sysgo.de> |
Detlev Zundel | f1b3f2b | 2009-05-13 10:54:10 +0200 | [diff] [blame] | 10 | * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 11 | * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com> |
| 12 | * Copyright (c) 2003 Kshitij <kshitij@ti.com> |
Albert ARIBAUD | 340983d | 2011-04-22 19:41:02 +0200 | [diff] [blame] | 13 | * Copyright (c) 2010 Albert Aribaud <albert.u.boot@aribaud.net> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 14 | * |
| 15 | * See file CREDITS for list of people who contributed to this |
| 16 | * project. |
| 17 | * |
| 18 | * This program is free software; you can redistribute it and/or |
| 19 | * modify it under the terms of the GNU General Public License as |
| 20 | * published by the Free Software Foundation; either version 2 of |
| 21 | * the License, or (at your option) any later version. |
| 22 | * |
| 23 | * This program is distributed in the hope that it will be useful, |
| 24 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 25 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 26 | * GNU General Public License for more details. |
| 27 | * |
| 28 | * You should have received a copy of the GNU General Public License |
| 29 | * along with this program; if not, write to the Free Software |
| 30 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 31 | * MA 02111-1307 USA |
| 32 | */ |
| 33 | |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 34 | #include <asm-offsets.h> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 35 | #include <config.h> |
Wolfgang Denk | 66e8d44 | 2009-07-24 00:17:48 +0200 | [diff] [blame] | 36 | #include <common.h> |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 37 | #include <version.h> |
| 38 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 39 | /* |
| 40 | ************************************************************************* |
| 41 | * |
| 42 | * Jump vector table as in table 3.1 in [1] |
| 43 | * |
| 44 | ************************************************************************* |
| 45 | */ |
| 46 | |
| 47 | |
Heiko Schocher | f49e944 | 2011-09-14 19:59:37 +0000 | [diff] [blame] | 48 | #ifdef CONFIG_SYS_DV_NOR_BOOT_CFG |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 49 | .globl _start |
| 50 | _start: |
Heiko Schocher | f49e944 | 2011-09-14 19:59:37 +0000 | [diff] [blame] | 51 | .globl _NOR_BOOT_CFG |
| 52 | _NOR_BOOT_CFG: |
| 53 | .word CONFIG_SYS_DV_NOR_BOOT_CFG |
| 54 | b reset |
| 55 | #else |
| 56 | .globl _start |
| 57 | _start: |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 58 | b reset |
Heiko Schocher | f49e944 | 2011-09-14 19:59:37 +0000 | [diff] [blame] | 59 | #endif |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 60 | #ifdef CONFIG_SPL_BUILD |
John Rigby | a9f3cf5 | 2010-01-25 23:12:52 -0700 | [diff] [blame] | 61 | /* No exception handlers in preloader */ |
| 62 | ldr pc, _hang |
| 63 | ldr pc, _hang |
| 64 | ldr pc, _hang |
| 65 | ldr pc, _hang |
| 66 | ldr pc, _hang |
| 67 | ldr pc, _hang |
| 68 | ldr pc, _hang |
| 69 | |
| 70 | _hang: |
| 71 | .word do_hang |
| 72 | /* pad to 64 byte boundary */ |
| 73 | .word 0x12345678 |
| 74 | .word 0x12345678 |
| 75 | .word 0x12345678 |
| 76 | .word 0x12345678 |
| 77 | .word 0x12345678 |
| 78 | .word 0x12345678 |
| 79 | .word 0x12345678 |
| 80 | #else |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 81 | ldr pc, _undefined_instruction |
| 82 | ldr pc, _software_interrupt |
| 83 | ldr pc, _prefetch_abort |
| 84 | ldr pc, _data_abort |
| 85 | ldr pc, _not_used |
| 86 | ldr pc, _irq |
| 87 | ldr pc, _fiq |
| 88 | |
| 89 | _undefined_instruction: |
| 90 | .word undefined_instruction |
| 91 | _software_interrupt: |
| 92 | .word software_interrupt |
| 93 | _prefetch_abort: |
| 94 | .word prefetch_abort |
| 95 | _data_abort: |
| 96 | .word data_abort |
| 97 | _not_used: |
| 98 | .word not_used |
| 99 | _irq: |
| 100 | .word irq |
| 101 | _fiq: |
| 102 | .word fiq |
| 103 | |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 104 | #endif /* CONFIG_SPL_BUILD */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 105 | .balignl 16,0xdeadbeef |
| 106 | |
| 107 | |
| 108 | /* |
| 109 | ************************************************************************* |
| 110 | * |
| 111 | * Startup Code (reset vector) |
| 112 | * |
| 113 | * do important init only if we don't start from memory! |
| 114 | * setup Memory and board specific bits prior to relocation. |
| 115 | * relocate armboot to ram |
| 116 | * setup stack |
| 117 | * |
| 118 | ************************************************************************* |
| 119 | */ |
| 120 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 121 | .globl _TEXT_BASE |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 122 | _TEXT_BASE: |
Benoît Thébaudeau | a402da3 | 2013-04-11 09:35:42 +0000 | [diff] [blame] | 123 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE) |
Heiko Schocher | 565a09c | 2011-11-01 20:00:29 +0000 | [diff] [blame] | 124 | .word CONFIG_SPL_TEXT_BASE |
| 125 | #else |
| 126 | .word CONFIG_SYS_TEXT_BASE |
| 127 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 128 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 129 | /* |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 130 | * These are defined in the board-specific linker script. |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 131 | * Subtracting _start from them lets the linker put their |
| 132 | * relative position in the executable instead of leaving |
| 133 | * them null. |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 134 | */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 135 | .globl _bss_start_ofs |
| 136 | _bss_start_ofs: |
| 137 | .word __bss_start - _start |
wdenk | 927034e | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 138 | |
Benoît Thébaudeau | 03bae03 | 2013-04-11 09:35:46 +0000 | [diff] [blame] | 139 | .globl _image_copy_end_ofs |
| 140 | _image_copy_end_ofs: |
| 141 | .word __image_copy_end - _start |
| 142 | |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 143 | .globl _bss_end_ofs |
| 144 | _bss_end_ofs: |
Simon Glass | ed70c8f | 2013-03-14 06:54:53 +0000 | [diff] [blame] | 145 | .word __bss_end - _start |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 146 | |
Po-Yu Chuang | 1864b00 | 2011-03-01 23:02:04 +0000 | [diff] [blame] | 147 | .globl _end_ofs |
| 148 | _end_ofs: |
| 149 | .word _end - _start |
| 150 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 151 | #ifdef CONFIG_USE_IRQ |
| 152 | /* IRQ stack memory (calculated at run-time) */ |
| 153 | .globl IRQ_STACK_START |
| 154 | IRQ_STACK_START: |
| 155 | .word 0x0badc0de |
| 156 | |
| 157 | /* IRQ stack memory (calculated at run-time) */ |
| 158 | .globl FIQ_STACK_START |
| 159 | FIQ_STACK_START: |
| 160 | .word 0x0badc0de |
| 161 | #endif |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 162 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 163 | /* IRQ stack memory (calculated at run-time) + 8 bytes */ |
| 164 | .globl IRQ_STACK_START_IN |
| 165 | IRQ_STACK_START_IN: |
| 166 | .word 0x0badc0de |
| 167 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 168 | /* |
| 169 | * the actual reset code |
| 170 | */ |
| 171 | |
| 172 | reset: |
| 173 | /* |
| 174 | * set the cpu to SVC32 mode |
| 175 | */ |
| 176 | mrs r0,cpsr |
| 177 | bic r0,r0,#0x1f |
| 178 | orr r0,r0,#0xd3 |
| 179 | msr cpsr,r0 |
| 180 | |
| 181 | /* |
| 182 | * we do sys-critical inits only at reboot, |
| 183 | * not when booting from ram! |
| 184 | */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 185 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 186 | bl cpu_init_crit |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 187 | #endif |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 188 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 189 | bl _main |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 190 | |
| 191 | /*------------------------------------------------------------------------------*/ |
| 192 | |
| 193 | /* |
Benoît Thébaudeau | a043661 | 2013-04-11 09:35:53 +0000 | [diff] [blame^] | 194 | * void relocate_code(addr_moni) |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 195 | * |
Benoît Thébaudeau | 9039c10 | 2013-04-11 09:35:43 +0000 | [diff] [blame] | 196 | * This function relocates the monitor code. |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 197 | */ |
| 198 | .globl relocate_code |
| 199 | relocate_code: |
Benoît Thébaudeau | a043661 | 2013-04-11 09:35:53 +0000 | [diff] [blame^] | 200 | mov r6, r0 /* save addr of destination */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 201 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 202 | adr r0, _start |
Benoît Thébaudeau | a18f323 | 2013-04-11 09:35:45 +0000 | [diff] [blame] | 203 | subs r9, r6, r0 /* r9 <- relocation offset */ |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 204 | beq relocate_done /* skip relocation */ |
Andreas Bießmann | 8cfbda9 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 205 | mov r1, r6 /* r1 <- scratch for copy loop */ |
Benoît Thébaudeau | 03bae03 | 2013-04-11 09:35:46 +0000 | [diff] [blame] | 206 | ldr r3, _image_copy_end_ofs |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 207 | add r2, r0, r3 /* r2 <- source end address */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 208 | |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 209 | copy_loop: |
Benoît Thébaudeau | a18f323 | 2013-04-11 09:35:45 +0000 | [diff] [blame] | 210 | ldmia r0!, {r10-r11} /* copy from source address [r0] */ |
| 211 | stmia r1!, {r10-r11} /* copy to target address [r1] */ |
Albert Aribaud | 0668d16 | 2010-10-05 16:06:39 +0200 | [diff] [blame] | 212 | cmp r0, r2 /* until source end address [r2] */ |
| 213 | blo copy_loop |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 214 | |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 215 | #ifndef CONFIG_SPL_BUILD |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 216 | /* |
| 217 | * fix .rel.dyn relocations |
| 218 | */ |
| 219 | ldr r0, _TEXT_BASE /* r0 <- Text base */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 220 | ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */ |
| 221 | add r10, r10, r0 /* r10 <- sym table in FLASH */ |
| 222 | ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */ |
| 223 | add r2, r2, r0 /* r2 <- rel dyn start in FLASH */ |
| 224 | ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */ |
| 225 | add r3, r3, r0 /* r3 <- rel dyn end in FLASH */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 226 | fixloop: |
Gray Remlin | ea4b2c8 | 2010-10-24 16:18:31 +0100 | [diff] [blame] | 227 | ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */ |
| 228 | add r0, r0, r9 /* r0 <- location to fix up in RAM */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 229 | ldr r1, [r2, #4] |
Andreas Bießmann | 318cea1 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 230 | and r7, r1, #0xff |
| 231 | cmp r7, #23 /* relative fixup? */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 232 | beq fixrel |
Andreas Bießmann | 318cea1 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 233 | cmp r7, #2 /* absolute fixup? */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 234 | beq fixabs |
| 235 | /* ignore unknown type of fixup */ |
| 236 | b fixnext |
| 237 | fixabs: |
| 238 | /* absolute fix: set location to (offset) symbol value */ |
| 239 | mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */ |
| 240 | add r1, r10, r1 /* r1 <- address of symbol in table */ |
| 241 | ldr r1, [r1, #4] /* r1 <- symbol value */ |
Wolfgang Denk | 899cdd1 | 2010-12-09 11:26:24 +0100 | [diff] [blame] | 242 | add r1, r1, r9 /* r1 <- relocated sym addr */ |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 243 | b fixnext |
| 244 | fixrel: |
| 245 | /* relative fix: increase location by offset */ |
| 246 | ldr r1, [r0] |
| 247 | add r1, r1, r9 |
| 248 | fixnext: |
| 249 | str r1, [r0] |
Gray Remlin | ea4b2c8 | 2010-10-24 16:18:31 +0100 | [diff] [blame] | 250 | add r2, r2, #8 /* each rel.dyn entry is 8 bytes */ |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 251 | cmp r2, r3 |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 252 | blo fixloop |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 253 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 254 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 255 | relocate_done: |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 256 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 257 | bx lr |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 258 | |
Benoît Thébaudeau | efb7c00 | 2013-04-11 09:35:51 +0000 | [diff] [blame] | 259 | #ifndef CONFIG_SPL_BUILD |
| 260 | |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 261 | _rel_dyn_start_ofs: |
| 262 | .word __rel_dyn_start - _start |
| 263 | _rel_dyn_end_ofs: |
| 264 | .word __rel_dyn_end - _start |
| 265 | _dynsym_start_ofs: |
| 266 | .word __dynsym_start - _start |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 267 | |
Tom Rini | 1293858 | 2012-08-14 12:27:13 -0700 | [diff] [blame] | 268 | #endif |
Albert Aribaud | 6d1fcb1 | 2010-10-11 13:13:28 +0200 | [diff] [blame] | 269 | |
Albert ARIBAUD | facdae5 | 2013-01-08 10:18:02 +0000 | [diff] [blame] | 270 | .globl c_runtime_cpu_setup |
| 271 | c_runtime_cpu_setup: |
| 272 | |
| 273 | bx lr |
| 274 | |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 275 | /* |
| 276 | ************************************************************************* |
| 277 | * |
| 278 | * CPU_init_critical registers |
| 279 | * |
| 280 | * setup important registers |
| 281 | * setup memory timing |
| 282 | * |
| 283 | ************************************************************************* |
| 284 | */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 285 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 286 | cpu_init_crit: |
| 287 | /* |
Sughosh Ganu | 4cb7186 | 2012-02-02 00:44:38 +0000 | [diff] [blame] | 288 | * flush D cache before disabling it |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 289 | */ |
| 290 | mov r0, #0 |
Sughosh Ganu | 4cb7186 | 2012-02-02 00:44:38 +0000 | [diff] [blame] | 291 | flush_dcache: |
| 292 | mrc p15, 0, r15, c7, c10, 3 |
| 293 | bne flush_dcache |
| 294 | |
| 295 | mcr p15, 0, r0, c8, c7, 0 /* invalidate TLB */ |
| 296 | mcr p15, 0, r0, c7, c5, 0 /* invalidate I Cache */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 297 | |
| 298 | /* |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 299 | * disable MMU and D cache |
| 300 | * enable I cache if CONFIG_SYS_ICACHE_OFF is not defined |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 301 | */ |
| 302 | mrc p15, 0, r0, c1, c0, 0 |
Christian Riesch | 48c2d6d | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 303 | bic r0, r0, #0x00000300 /* clear bits 9:8 (---- --RS) */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 304 | bic r0, r0, #0x00000087 /* clear bits 7, 2:0 (B--- -CAM) */ |
Christian Riesch | 48c2d6d | 2012-02-02 00:44:39 +0000 | [diff] [blame] | 305 | #ifdef CONFIG_SYS_EXCEPTION_VECTORS_HIGH |
| 306 | orr r0, r0, #0x00002000 /* set bit 13 (--V- ----) */ |
| 307 | #else |
| 308 | bic r0, r0, #0x00002000 /* clear bit 13 (--V- ----) */ |
| 309 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 310 | orr r0, r0, #0x00000002 /* set bit 2 (A) Align */ |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 311 | #ifndef CONFIG_SYS_ICACHE_OFF |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 312 | orr r0, r0, #0x00001000 /* set bit 12 (I) I-Cache */ |
Christian Riesch | a927d26 | 2012-02-02 00:44:40 +0000 | [diff] [blame] | 313 | #endif |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 314 | mcr p15, 0, r0, c1, c0, 0 |
| 315 | |
| 316 | /* |
| 317 | * Go setup Memory and board specific bits prior to relocation. |
| 318 | */ |
| 319 | mov ip, lr /* perserve link reg across call */ |
Wolfgang Denk | 7f88a5e | 2005-10-06 17:08:18 +0200 | [diff] [blame] | 320 | bl lowlevel_init /* go setup pll,mux,memory */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 321 | mov lr, ip /* restore link */ |
Heiko Schocher | c8a6d75 | 2011-11-09 20:06:23 +0000 | [diff] [blame] | 322 | mov pc, lr /* back to my caller */ |
Christian Riesch | 11bf576 | 2012-02-02 00:44:37 +0000 | [diff] [blame] | 323 | #endif /* CONFIG_SKIP_LOWLEVEL_INIT */ |
Stelian Pop | 72a6f14 | 2008-01-19 21:09:35 +0000 | [diff] [blame] | 324 | |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 325 | #ifndef CONFIG_SPL_BUILD |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 326 | /* |
| 327 | ************************************************************************* |
| 328 | * |
| 329 | * Interrupt handling |
| 330 | * |
| 331 | ************************************************************************* |
| 332 | */ |
| 333 | |
| 334 | @ |
| 335 | @ IRQ stack frame. |
| 336 | @ |
| 337 | #define S_FRAME_SIZE 72 |
| 338 | |
| 339 | #define S_OLD_R0 68 |
| 340 | #define S_PSR 64 |
| 341 | #define S_PC 60 |
| 342 | #define S_LR 56 |
| 343 | #define S_SP 52 |
| 344 | |
| 345 | #define S_IP 48 |
| 346 | #define S_FP 44 |
| 347 | #define S_R10 40 |
| 348 | #define S_R9 36 |
| 349 | #define S_R8 32 |
| 350 | #define S_R7 28 |
| 351 | #define S_R6 24 |
| 352 | #define S_R5 20 |
| 353 | #define S_R4 16 |
| 354 | #define S_R3 12 |
| 355 | #define S_R2 8 |
| 356 | #define S_R1 4 |
| 357 | #define S_R0 0 |
| 358 | |
| 359 | #define MODE_SVC 0x13 |
| 360 | #define I_BIT 0x80 |
| 361 | |
| 362 | /* |
| 363 | * use bad_save_user_regs for abort/prefetch/undef/swi ... |
| 364 | * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling |
| 365 | */ |
| 366 | |
| 367 | .macro bad_save_user_regs |
| 368 | @ carve out a frame on current user stack |
| 369 | sub sp, sp, #S_FRAME_SIZE |
| 370 | stmia sp, {r0 - r12} @ Save user registers (now in svc mode) r0-r12 |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 371 | ldr r2, IRQ_STACK_START_IN |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 372 | @ get values for "aborted" pc and cpsr (into parm regs) |
| 373 | ldmia r2, {r2 - r3} |
| 374 | add r0, sp, #S_FRAME_SIZE @ grab pointer to old stack |
| 375 | add r5, sp, #S_SP |
| 376 | mov r1, lr |
| 377 | stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr |
| 378 | mov r0, sp @ save current stack into r0 (param register) |
| 379 | .endm |
| 380 | |
| 381 | .macro irq_save_user_regs |
| 382 | sub sp, sp, #S_FRAME_SIZE |
| 383 | stmia sp, {r0 - r12} @ Calling r0-r12 |
| 384 | @ !!!! R8 NEEDS to be saved !!!! a reserved stack spot would be good. |
| 385 | add r8, sp, #S_PC |
| 386 | stmdb r8, {sp, lr}^ @ Calling SP, LR |
| 387 | str lr, [r8, #0] @ Save calling PC |
| 388 | mrs r6, spsr |
| 389 | str r6, [r8, #4] @ Save CPSR |
| 390 | str r0, [r8, #8] @ Save OLD_R0 |
| 391 | mov r0, sp |
| 392 | .endm |
| 393 | |
| 394 | .macro irq_restore_user_regs |
| 395 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 396 | mov r0, r0 |
| 397 | ldr lr, [sp, #S_PC] @ Get PC |
| 398 | add sp, sp, #S_FRAME_SIZE |
| 399 | subs pc, lr, #4 @ return & move spsr_svc into cpsr |
| 400 | .endm |
| 401 | |
| 402 | .macro get_bad_stack |
Heiko Schocher | 0e2412a | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 403 | ldr r13, IRQ_STACK_START_IN @ setup our mode stack |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 404 | |
| 405 | str lr, [r13] @ save caller lr in position 0 of saved stack |
| 406 | mrs lr, spsr @ get the spsr |
| 407 | str lr, [r13, #4] @ save spsr in position 1 of saved stack |
| 408 | mov r13, #MODE_SVC @ prepare SVC-Mode |
| 409 | @ msr spsr_c, r13 |
| 410 | msr spsr, r13 @ switch modes, make sure moves will execute |
| 411 | mov lr, pc @ capture return pc |
| 412 | movs pc, lr @ jump to next instruction & switch modes. |
| 413 | .endm |
| 414 | |
| 415 | .macro get_irq_stack @ setup IRQ stack |
| 416 | ldr sp, IRQ_STACK_START |
| 417 | .endm |
| 418 | |
| 419 | .macro get_fiq_stack @ setup FIQ stack |
| 420 | ldr sp, FIQ_STACK_START |
| 421 | .endm |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 422 | #endif /* CONFIG_SPL_BUILD */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 423 | |
| 424 | /* |
| 425 | * exception handlers |
| 426 | */ |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 427 | #ifdef CONFIG_SPL_BUILD |
John Rigby | a9f3cf5 | 2010-01-25 23:12:52 -0700 | [diff] [blame] | 428 | .align 5 |
| 429 | do_hang: |
| 430 | ldr sp, _TEXT_BASE /* switch to abort stack */ |
| 431 | 1: |
| 432 | bl 1b /* hang and never return */ |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 433 | #else /* !CONFIG_SPL_BUILD */ |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 434 | .align 5 |
| 435 | undefined_instruction: |
| 436 | get_bad_stack |
| 437 | bad_save_user_regs |
| 438 | bl do_undefined_instruction |
| 439 | |
| 440 | .align 5 |
| 441 | software_interrupt: |
| 442 | get_bad_stack |
| 443 | bad_save_user_regs |
| 444 | bl do_software_interrupt |
| 445 | |
| 446 | .align 5 |
| 447 | prefetch_abort: |
| 448 | get_bad_stack |
| 449 | bad_save_user_regs |
| 450 | bl do_prefetch_abort |
| 451 | |
| 452 | .align 5 |
| 453 | data_abort: |
| 454 | get_bad_stack |
| 455 | bad_save_user_regs |
| 456 | bl do_data_abort |
| 457 | |
| 458 | .align 5 |
| 459 | not_used: |
| 460 | get_bad_stack |
| 461 | bad_save_user_regs |
| 462 | bl do_not_used |
| 463 | |
| 464 | #ifdef CONFIG_USE_IRQ |
| 465 | |
| 466 | .align 5 |
| 467 | irq: |
| 468 | get_irq_stack |
| 469 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 470 | bl do_irq |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 471 | irq_restore_user_regs |
| 472 | |
| 473 | .align 5 |
| 474 | fiq: |
| 475 | get_fiq_stack |
| 476 | /* someone ought to write a more effiction fiq_save_user_regs */ |
| 477 | irq_save_user_regs |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 478 | bl do_fiq |
wdenk | 7eaacc5 | 2003-08-29 22:00:43 +0000 | [diff] [blame] | 479 | irq_restore_user_regs |
| 480 | |
| 481 | #else |
| 482 | |
| 483 | .align 5 |
| 484 | irq: |
| 485 | get_bad_stack |
| 486 | bad_save_user_regs |
| 487 | bl do_irq |
| 488 | |
| 489 | .align 5 |
| 490 | fiq: |
| 491 | get_bad_stack |
| 492 | bad_save_user_regs |
| 493 | bl do_fiq |
| 494 | |
| 495 | #endif |
Aneesh V | 552a319 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 496 | #endif /* CONFIG_SPL_BUILD */ |