blob: 1a3a4c11a17267ef0f28259d774604ded42d3a47 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03002/*
3 * board/renesas/porter/porter.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03007 */
8
9#include <common.h>
Tom Rini8c70baa2021-12-14 13:36:40 -050010#include <clock_legacy.h>
Simon Glassafb02152019-12-28 10:45:01 -070011#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060012#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070013#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060014#include <init.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030015#include <malloc.h>
16#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060017#include <asm/global_data.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030018#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060019#include <env_internal.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030020#include <asm/processor.h>
21#include <asm/mach-types.h>
22#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060023#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060024#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090025#include <linux/errno.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030026#include <asm/arch/sys_proto.h>
27#include <asm/gpio.h>
28#include <asm/arch/rmobile.h>
29#include <asm/arch/rcar-mstp.h>
30#include <asm/arch/sh_sdhi.h>
31#include <netdev.h>
32#include <miiphy.h>
33#include <i2c.h>
34#include <div64.h>
35#include "qos.h"
36
37DECLARE_GLOBAL_DATA_PTR;
38
39#define CLK2MHZ(clk) (clk / 1000 / 1000)
40void s_init(void)
41{
42 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
43 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
44 u32 stc;
45
46 /* Watchdog init */
47 writel(0xA5A5A500, &rwdt->rwtcsra);
48 writel(0xA5A5A500, &swdt->swtcsra);
49
50 /* CPU frequency setting. Set to 1.5GHz */
Tom Rini8c70baa2021-12-14 13:36:40 -050051 stc = ((1500 / CLK2MHZ(get_board_sys_clk())) - 1) << PLL0_STC_BIT;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030052 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
53
54 /* QoS */
55 qos_init();
56}
57
Marek Vasuta5bbe262018-01-07 19:32:56 +010058#define TMU0_MSTP125 BIT(25)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030059
60#define SD2CKCR 0xE615026C
61#define SD_97500KHZ 0x7
62
63int board_early_init_f(void)
64{
65 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
66
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030067 /*
68 * SD0 clock is set to 97.5MHz by default.
69 * Set SD2 to the 97.5MHz as well.
70 */
71 writel(SD_97500KHZ, SD2CKCR);
72
73 return 0;
74}
75
Marek Vasutb97daa62018-02-17 00:35:23 +010076#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
77
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030078int board_init(void)
79{
80 /* adress of boot parameters */
81 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
82
Marek Vasutb97daa62018-02-17 00:35:23 +010083 /* Force ethernet PHY out of reset */
84 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
85 gpio_direction_output(ETHERNET_PHY_RESET, 0);
86 mdelay(10);
87 gpio_direction_output(ETHERNET_PHY_RESET, 1);
88
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030089 return 0;
90}
91
Marek Vasuta5bbe262018-01-07 19:32:56 +010092int dram_init(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030093{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053094 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasuta5bbe262018-01-07 19:32:56 +010095 return -EINVAL;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030096
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030097 return 0;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030098}
99
Marek Vasuta5bbe262018-01-07 19:32:56 +0100100int dram_init_banksize(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300101{
Marek Vasuta5bbe262018-01-07 19:32:56 +0100102 fdtdec_setup_memory_banksize();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300103
104 return 0;
105}
106
107/* porter has KSZ8041RNLI */
108#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100109#define PHY_LED_MODE 0xC000
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300110#define PHY_LED_MODE_ACK 0x4000
111int board_phy_config(struct phy_device *phydev)
112{
113 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
114 ret &= ~PHY_LED_MODE;
115 ret |= PHY_LED_MODE_ACK;
116 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
117
118 return 0;
119}
120
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100121void reset_cpu(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300122{
Marek Vasut5e61b942018-02-17 02:16:48 +0100123 struct udevice *dev;
124 const u8 pmic_bus = 6;
125 const u8 pmic_addr = 0x5a;
126 u8 data;
127 int ret;
128
129 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
130 if (ret)
131 hang();
132
133 ret = dm_i2c_read(dev, 0x13, &data, 1);
134 if (ret)
135 hang();
136
137 data |= BIT(1);
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300138
Marek Vasut5e61b942018-02-17 02:16:48 +0100139 ret = dm_i2c_write(dev, 0x13, &data, 1);
140 if (ret)
141 hang();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300142}
Marek Vasutebcf2812018-04-17 02:49:48 +0200143
144enum env_location env_get_location(enum env_operation op, int prio)
145{
146 const u32 load_magic = 0xb33fc0de;
147
148 /* Block environment access if loaded using JTAG */
149 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
150 (op != ENVOP_INIT))
151 return ENVL_UNKNOWN;
152
153 if (prio)
154 return ENVL_UNKNOWN;
155
156 return ENVL_SPI_FLASH;
157}