blob: 2e1fe7a4b1e59bc1a5ea5246ac97cad7f85ca2ba [file] [log] [blame]
York Sun7b08d212014-06-23 15:15:56 -07001/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sun7b08d212014-06-23 15:15:56 -070010
11#define CONFIG_REMAKE_ELF
Mingkai Hu0e58b512015-10-26 19:47:50 +080012#define CONFIG_FSL_LAYERSCAPE
York Sun7b08d212014-06-23 15:15:56 -070013#define CONFIG_FSL_LSCH3
Mingkai Hu0e58b512015-10-26 19:47:50 +080014#define CONFIG_MP
York Sun7b08d212014-06-23 15:15:56 -070015#define CONFIG_GICV3
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -080016#define CONFIG_FSL_TZPC_BP147
York Sun7b08d212014-06-23 15:15:56 -070017
Bhupesh Sharma0ec7a282015-01-23 15:50:05 +053018/* Errata fixes */
19#define CONFIG_ARM_ERRATA_828024
20#define CONFIG_ARM_ERRATA_826974
21
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053022#include <asm/arch/ls2080a_stream_id.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080023#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070024#if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
25#define CONFIG_SYS_HAS_SERDES
26#endif
27
Mingkai Hu0e58b512015-10-26 19:47:50 +080028/* Link Definitions */
29#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
30
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070031/* We need architecture specific misc initializations */
32#define CONFIG_ARCH_MISC_INIT
33
York Sun7b08d212014-06-23 15:15:56 -070034/* Link Definitions */
Scott Wood8e728cd2015-03-24 13:25:02 -070035#ifdef CONFIG_SPL
36#define CONFIG_SYS_TEXT_BASE 0x80400000
37#else
Prabhakar Kushwaha23931692015-03-20 19:28:06 -070038#define CONFIG_SYS_TEXT_BASE 0x30100000
Scott Wood8e728cd2015-03-24 13:25:02 -070039#endif
York Sun7b08d212014-06-23 15:15:56 -070040
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053041#ifdef CONFIG_EMU
York Sun7b08d212014-06-23 15:15:56 -070042#define CONFIG_SYS_NO_FLASH
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053043#endif
York Sun7b08d212014-06-23 15:15:56 -070044
45#define CONFIG_SUPPORT_RAW_INITRD
46
47#define CONFIG_SKIP_LOWLEVEL_INIT
48#define CONFIG_BOARD_EARLY_INIT_F 1
49
York Sun7b08d212014-06-23 15:15:56 -070050/* Flat Device Tree Definitions */
51#define CONFIG_OF_LIBFDT
52#define CONFIG_OF_BOARD_SETUP
Scott Wood8ad95e72015-08-31 21:05:49 -050053#define CONFIG_OF_STDOUT_VIA_ALIAS
York Sun7b08d212014-06-23 15:15:56 -070054
55/* new uImage format support */
56#define CONFIG_FIT
57#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
58
Scott Wood8e728cd2015-03-24 13:25:02 -070059#ifndef CONFIG_SPL
York Sun7b08d212014-06-23 15:15:56 -070060#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Scott Wood8e728cd2015-03-24 13:25:02 -070061#endif
York Sun7b08d212014-06-23 15:15:56 -070062#ifndef CONFIG_SYS_FSL_DDR4
63#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
64#define CONFIG_SYS_DDR_RAW_TIMING
65#endif
York Sun7b08d212014-06-23 15:15:56 -070066
67#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
68
Mingkai Hu0e58b512015-10-26 19:47:50 +080069#define CONFIG_VERY_BIG_RAM
York Sun7b08d212014-06-23 15:15:56 -070070#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
71#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
72#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
73#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070074#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
75
York Sun290a83a2014-09-08 12:20:01 -070076/*
77 * SMP Definitinos
78 */
79#define CPU_RELEASE_ADDR secondary_boot_func
80
York Sunc7a0e302014-08-13 10:21:05 -070081#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053082#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sunc7a0e302014-08-13 10:21:05 -070083#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
84/*
85 * DDR controller use 0 as the base address for binding.
86 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
87 */
88#define CONFIG_SYS_DP_DDR_BASE_PHY 0
89#define CONFIG_DP_DDR_CTRL 2
90#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053091#endif
York Sun7b08d212014-06-23 15:15:56 -070092
93/* Generic Timer Definitions */
York Sun77a10972015-03-20 19:28:08 -070094/*
95 * This is not an accurate number. It is used in start.S. The frequency
96 * will be udpated later when get_bus_freq(0) is available.
97 */
98#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sun7b08d212014-06-23 15:15:56 -070099
100/* Size of malloc() pool */
Prabhakar Kushwahae0665b12015-03-19 09:20:47 -0700101#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700102
103/* I2C */
104#define CONFIG_CMD_I2C
105#define CONFIG_SYS_I2C
106#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200107#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
108#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700109#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
110#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
York Sun7b08d212014-06-23 15:15:56 -0700111
112/* Serial Port */
York Sun03017032015-03-20 19:28:23 -0700113#define CONFIG_CONS_INDEX 1
York Sun7b08d212014-06-23 15:15:56 -0700114#define CONFIG_SYS_NS16550_SERIAL
115#define CONFIG_SYS_NS16550_REG_SIZE 1
116#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
117
118#define CONFIG_BAUDRATE 115200
119#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
120
121/* IFC */
122#define CONFIG_FSL_IFC
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700123
York Sun7b08d212014-06-23 15:15:56 -0700124/*
York Sun03017032015-03-20 19:28:23 -0700125 * During booting, IFC is mapped at the region of 0x30000000.
126 * But this region is limited to 256MB. To accommodate NOR, promjet
127 * and FPGA. This region is divided as below:
128 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
129 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
130 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
131 *
132 * To accommodate bigger NOR flash and other devices, we will map IFC
133 * chip selects to as below:
134 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
135 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
136 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
137 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
138 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
139 *
140 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -0700141 * CONFIG_SYS_FLASH_BASE has the final address (core view)
142 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
143 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
144 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
145 */
York Sun03017032015-03-20 19:28:23 -0700146
York Sun7b08d212014-06-23 15:15:56 -0700147#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
148#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
149#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
150
York Sun03017032015-03-20 19:28:23 -0700151#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
152#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
153
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530154#ifndef CONFIG_SYS_NO_FLASH
155#define CONFIG_FLASH_CFI_DRIVER
156#define CONFIG_SYS_FLASH_CFI
157#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
158#define CONFIG_SYS_FLASH_QUIET_TEST
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530159#endif
160
York Sun03017032015-03-20 19:28:23 -0700161#ifndef __ASSEMBLY__
162unsigned long long get_qixis_addr(void);
163#endif
164#define QIXIS_BASE get_qixis_addr()
165#define QIXIS_BASE_PHYS 0x20000000
166#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -0700167#define QIXIS_STAT_PRES1 0xb
168#define QIXIS_SDID_MASK 0x07
169#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -0700170
171#define CONFIG_SYS_NAND_BASE 0x530000000ULL
172#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530173
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700174/* Debug Server firmware */
Stuart Yoderec92bd12015-05-28 14:54:15 +0530175#define CONFIG_FSL_DEBUG_SERVER
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700176/* 2 sec timeout */
177#define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
178
York Sun7b08d212014-06-23 15:15:56 -0700179/* MC firmware */
180#define CONFIG_FSL_MC_ENET
York Sun7b08d212014-06-23 15:15:56 -0700181/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -0700182#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
183#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
184#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
185#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530186#ifdef CONFIG_LS2085A
J. German Riverac3b505f2015-07-02 11:28:58 +0530187#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
188#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530189#endif
York Sun7b08d212014-06-23 15:15:56 -0700190
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530191/*
192 * Carve out a DDR region which will not be used by u-boot/Linux
193 *
194 * It will be used by MC and Debug Server. The MC region must be
195 * 512MB aligned, so the min size to hide is 512MB.
196 */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700197#if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530198#define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
199#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
200#define CONFIG_SYS_MEM_TOP_HIDE_MIN (512UL * 1024 * 1024)
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700201#define CONFIG_SYS_MEM_TOP_HIDE get_dram_size_to_hide()
York Sun7b08d212014-06-23 15:15:56 -0700202#endif
203
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700204/* PCIe */
205#define CONFIG_PCIE1 /* PCIE controler 1 */
206#define CONFIG_PCIE2 /* PCIE controler 2 */
207#define CONFIG_PCIE3 /* PCIE controler 3 */
208#define CONFIG_PCIE4 /* PCIE controler 4 */
Prabhakar Kushwaha5ded8fe2015-05-28 14:53:58 +0530209#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530210#ifdef CONFIG_LS2080A
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530211#define FSL_PCIE_COMPAT "fsl,ls2080a-pcie"
Prabhakar Kushwaha77f7ded2015-11-09 16:42:20 +0530212#endif
213
214#ifdef CONFIG_LS2085A
215#define FSL_PCIE_COMPAT "fsl,ls2085a-pcie"
216#endif
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700217
218#define CONFIG_SYS_PCI_64BIT
219
220#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
221#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
222#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
223#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
224
225#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
226#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
227#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
228
229#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
230#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
231#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
232
York Sun7b08d212014-06-23 15:15:56 -0700233/* Command line configuration */
234#define CONFIG_CMD_CACHE
York Sun7b08d212014-06-23 15:15:56 -0700235#define CONFIG_CMD_DHCP
236#define CONFIG_CMD_ENV
Prabhakar Kushwaha17692d42015-08-07 10:24:30 +0530237#define CONFIG_CMD_GREPENV
York Sun7b08d212014-06-23 15:15:56 -0700238#define CONFIG_CMD_MII
York Sun7b08d212014-06-23 15:15:56 -0700239#define CONFIG_CMD_PING
York Sun7b08d212014-06-23 15:15:56 -0700240
241/* Miscellaneous configurable options */
242#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
York Sun290a83a2014-09-08 12:20:01 -0700243#define CONFIG_ARCH_EARLY_INIT_R
York Sun7b08d212014-06-23 15:15:56 -0700244
245/* Physical Memory Map */
246/* fixme: these need to be checked against the board */
247#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sun7b08d212014-06-23 15:15:56 -0700248
York Sunc7a0e302014-08-13 10:21:05 -0700249#define CONFIG_NR_DRAM_BANKS 3
York Sun7b08d212014-06-23 15:15:56 -0700250
York Sun7b08d212014-06-23 15:15:56 -0700251#define CONFIG_HWCONFIG
252#define HWCONFIG_BUFFER_SIZE 128
253
254#define CONFIG_DISPLAY_CPUINFO
255
Alison Wang36427502015-11-13 16:49:06 +0800256/* Allow to overwrite serial and ethaddr */
257#define CONFIG_ENV_OVERWRITE
258
York Sun7b08d212014-06-23 15:15:56 -0700259/* Initial environment variables */
260#define CONFIG_EXTRA_ENV_SETTINGS \
261 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
262 "loadaddr=0x80100000\0" \
263 "kernel_addr=0x100000\0" \
264 "ramdisk_addr=0x800000\0" \
265 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700266 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700267 "initrd_high=0xffffffffffffffff\0" \
268 "kernel_start=0x581200000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800269 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530270 "kernel_size=0x2800000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700271 "console=ttyAMA0,38400n8\0"
272
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530273#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
274 "earlycon=uart8250,mmio,0x21c0500,115200 " \
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530275 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
276 " hugepagesz=2m hugepages=16"
York Sun7b08d212014-06-23 15:15:56 -0700277#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
278 "$kernel_size && bootm $kernel_load"
York Sun03017032015-03-20 19:28:23 -0700279#define CONFIG_BOOTDELAY 10
York Sun7b08d212014-06-23 15:15:56 -0700280
York Sun7b08d212014-06-23 15:15:56 -0700281/* Monitor Command Prompt */
282#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sun7b08d212014-06-23 15:15:56 -0700283#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
284 sizeof(CONFIG_SYS_PROMPT) + 16)
285#define CONFIG_SYS_HUSH_PARSER
286#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
287#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
288#define CONFIG_SYS_LONGHELP
289#define CONFIG_CMDLINE_EDITING 1
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700290#define CONFIG_AUTO_COMPLETE
York Sun7b08d212014-06-23 15:15:56 -0700291#define CONFIG_SYS_MAXARGS 64 /* max command args */
292
293#ifndef __ASSEMBLY__
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -0700294unsigned long get_dram_size_to_hide(void);
York Sun7b08d212014-06-23 15:15:56 -0700295#endif
296
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700297#define CONFIG_PANIC_HANG /* do not reset board on panic */
298
Scott Wood8e728cd2015-03-24 13:25:02 -0700299#define CONFIG_SPL_BSS_START_ADDR 0x80100000
300#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
301#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
302#define CONFIG_SPL_ENV_SUPPORT
303#define CONFIG_SPL_FRAMEWORK
304#define CONFIG_SPL_I2C_SUPPORT
305#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
306#define CONFIG_SPL_LIBCOMMON_SUPPORT
307#define CONFIG_SPL_LIBGENERIC_SUPPORT
308#define CONFIG_SPL_MAX_SIZE 0x16000
309#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
310#define CONFIG_SPL_NAND_SUPPORT
311#define CONFIG_SPL_SERIAL_SUPPORT
312#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
313#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
314#define CONFIG_SPL_TEXT_BASE 0x1800a000
315
316#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
317#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
318#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
319#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
320#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
321
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530322#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
323
324
York Sun7b08d212014-06-23 15:15:56 -0700325#endif /* __LS2_COMMON_H */