Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2015 Google, Inc |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 4 | * (C) 2017 Theobroma Systems Design und Consulting GmbH |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <clk-uclass.h> |
| 9 | #include <dm.h> |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 10 | #include <dt-structs.h> |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 11 | #include <errno.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 12 | #include <malloc.h> |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 13 | #include <mapmem.h> |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 14 | #include <syscon.h> |
David Wu | f91b9b4 | 2017-09-20 14:38:58 +0800 | [diff] [blame] | 15 | #include <bitfield.h> |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 16 | #include <asm/io.h> |
Kever Yang | 9fbe17c | 2019-03-28 11:01:23 +0800 | [diff] [blame] | 17 | #include <asm/arch-rockchip/clock.h> |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 18 | #include <asm/arch-rockchip/cru.h> |
Kever Yang | 9fbe17c | 2019-03-28 11:01:23 +0800 | [diff] [blame] | 19 | #include <asm/arch-rockchip/hardware.h> |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 20 | #include <dm/lists.h> |
| 21 | #include <dt-bindings/clock/rk3399-cru.h> |
| 22 | |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 23 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 24 | struct rk3399_clk_plat { |
| 25 | struct dtd_rockchip_rk3399_cru dtd; |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 26 | }; |
| 27 | |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 28 | struct rk3399_pmuclk_plat { |
| 29 | struct dtd_rockchip_rk3399_pmucru dtd; |
| 30 | }; |
| 31 | #endif |
| 32 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 33 | struct pll_div { |
| 34 | u32 refdiv; |
| 35 | u32 fbdiv; |
| 36 | u32 postdiv1; |
| 37 | u32 postdiv2; |
| 38 | u32 frac; |
| 39 | }; |
| 40 | |
| 41 | #define RATE_TO_DIV(input_rate, output_rate) \ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 42 | ((input_rate) / (output_rate) - 1) |
| 43 | #define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1)) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 44 | |
| 45 | #define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\ |
| 46 | .refdiv = _refdiv,\ |
| 47 | .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\ |
| 48 | .postdiv1 = _postdiv1, .postdiv2 = _postdiv2}; |
| 49 | |
Philipp Tomsich | cf0a4ba | 2017-03-24 19:24:24 +0100 | [diff] [blame] | 50 | #if defined(CONFIG_SPL_BUILD) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 51 | static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2, 1); |
| 52 | static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2, 2); |
Philipp Tomsich | cf0a4ba | 2017-03-24 19:24:24 +0100 | [diff] [blame] | 53 | #else |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 54 | static const struct pll_div ppll_init_cfg = PLL_DIVISORS(PPLL_HZ, 2, 2, 1); |
Philipp Tomsich | cf0a4ba | 2017-03-24 19:24:24 +0100 | [diff] [blame] | 55 | #endif |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 56 | |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 57 | static const struct pll_div apll_l_1600_cfg = PLL_DIVISORS(1600 * MHz, 3, 1, 1); |
| 58 | static const struct pll_div apll_l_600_cfg = PLL_DIVISORS(600 * MHz, 1, 2, 1); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 59 | |
| 60 | static const struct pll_div *apll_l_cfgs[] = { |
| 61 | [APLL_L_1600_MHZ] = &apll_l_1600_cfg, |
| 62 | [APLL_L_600_MHZ] = &apll_l_600_cfg, |
| 63 | }; |
| 64 | |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 65 | static const struct pll_div apll_b_600_cfg = PLL_DIVISORS(600 * MHz, 1, 2, 1); |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 66 | static const struct pll_div *apll_b_cfgs[] = { |
| 67 | [APLL_B_600_MHZ] = &apll_b_600_cfg, |
| 68 | }; |
| 69 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 70 | enum { |
| 71 | /* PLL_CON0 */ |
| 72 | PLL_FBDIV_MASK = 0xfff, |
| 73 | PLL_FBDIV_SHIFT = 0, |
| 74 | |
| 75 | /* PLL_CON1 */ |
| 76 | PLL_POSTDIV2_SHIFT = 12, |
| 77 | PLL_POSTDIV2_MASK = 0x7 << PLL_POSTDIV2_SHIFT, |
| 78 | PLL_POSTDIV1_SHIFT = 8, |
| 79 | PLL_POSTDIV1_MASK = 0x7 << PLL_POSTDIV1_SHIFT, |
| 80 | PLL_REFDIV_MASK = 0x3f, |
| 81 | PLL_REFDIV_SHIFT = 0, |
| 82 | |
| 83 | /* PLL_CON2 */ |
| 84 | PLL_LOCK_STATUS_SHIFT = 31, |
| 85 | PLL_LOCK_STATUS_MASK = 1 << PLL_LOCK_STATUS_SHIFT, |
| 86 | PLL_FRACDIV_MASK = 0xffffff, |
| 87 | PLL_FRACDIV_SHIFT = 0, |
| 88 | |
| 89 | /* PLL_CON3 */ |
| 90 | PLL_MODE_SHIFT = 8, |
| 91 | PLL_MODE_MASK = 3 << PLL_MODE_SHIFT, |
| 92 | PLL_MODE_SLOW = 0, |
| 93 | PLL_MODE_NORM, |
| 94 | PLL_MODE_DEEP, |
| 95 | PLL_DSMPD_SHIFT = 3, |
| 96 | PLL_DSMPD_MASK = 1 << PLL_DSMPD_SHIFT, |
| 97 | PLL_INTEGER_MODE = 1, |
| 98 | |
| 99 | /* PMUCRU_CLKSEL_CON0 */ |
| 100 | PMU_PCLK_DIV_CON_MASK = 0x1f, |
| 101 | PMU_PCLK_DIV_CON_SHIFT = 0, |
| 102 | |
| 103 | /* PMUCRU_CLKSEL_CON1 */ |
| 104 | SPI3_PLL_SEL_SHIFT = 7, |
| 105 | SPI3_PLL_SEL_MASK = 1 << SPI3_PLL_SEL_SHIFT, |
| 106 | SPI3_PLL_SEL_24M = 0, |
| 107 | SPI3_PLL_SEL_PPLL = 1, |
| 108 | SPI3_DIV_CON_SHIFT = 0x0, |
| 109 | SPI3_DIV_CON_MASK = 0x7f, |
| 110 | |
| 111 | /* PMUCRU_CLKSEL_CON2 */ |
| 112 | I2C_DIV_CON_MASK = 0x7f, |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 113 | CLK_I2C8_DIV_CON_SHIFT = 8, |
| 114 | CLK_I2C0_DIV_CON_SHIFT = 0, |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 115 | |
| 116 | /* PMUCRU_CLKSEL_CON3 */ |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 117 | CLK_I2C4_DIV_CON_SHIFT = 0, |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 118 | |
| 119 | /* CLKSEL_CON0 */ |
| 120 | ACLKM_CORE_L_DIV_CON_SHIFT = 8, |
| 121 | ACLKM_CORE_L_DIV_CON_MASK = 0x1f << ACLKM_CORE_L_DIV_CON_SHIFT, |
| 122 | CLK_CORE_L_PLL_SEL_SHIFT = 6, |
| 123 | CLK_CORE_L_PLL_SEL_MASK = 3 << CLK_CORE_L_PLL_SEL_SHIFT, |
| 124 | CLK_CORE_L_PLL_SEL_ALPLL = 0x0, |
| 125 | CLK_CORE_L_PLL_SEL_ABPLL = 0x1, |
| 126 | CLK_CORE_L_PLL_SEL_DPLL = 0x10, |
| 127 | CLK_CORE_L_PLL_SEL_GPLL = 0x11, |
| 128 | CLK_CORE_L_DIV_MASK = 0x1f, |
| 129 | CLK_CORE_L_DIV_SHIFT = 0, |
| 130 | |
| 131 | /* CLKSEL_CON1 */ |
| 132 | PCLK_DBG_L_DIV_SHIFT = 0x8, |
| 133 | PCLK_DBG_L_DIV_MASK = 0x1f << PCLK_DBG_L_DIV_SHIFT, |
| 134 | ATCLK_CORE_L_DIV_SHIFT = 0, |
| 135 | ATCLK_CORE_L_DIV_MASK = 0x1f << ATCLK_CORE_L_DIV_SHIFT, |
| 136 | |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 137 | /* CLKSEL_CON2 */ |
| 138 | ACLKM_CORE_B_DIV_CON_SHIFT = 8, |
| 139 | ACLKM_CORE_B_DIV_CON_MASK = 0x1f << ACLKM_CORE_B_DIV_CON_SHIFT, |
| 140 | CLK_CORE_B_PLL_SEL_SHIFT = 6, |
| 141 | CLK_CORE_B_PLL_SEL_MASK = 3 << CLK_CORE_B_PLL_SEL_SHIFT, |
| 142 | CLK_CORE_B_PLL_SEL_ALPLL = 0x0, |
| 143 | CLK_CORE_B_PLL_SEL_ABPLL = 0x1, |
| 144 | CLK_CORE_B_PLL_SEL_DPLL = 0x10, |
| 145 | CLK_CORE_B_PLL_SEL_GPLL = 0x11, |
| 146 | CLK_CORE_B_DIV_MASK = 0x1f, |
| 147 | CLK_CORE_B_DIV_SHIFT = 0, |
| 148 | |
| 149 | /* CLKSEL_CON3 */ |
| 150 | PCLK_DBG_B_DIV_SHIFT = 0x8, |
| 151 | PCLK_DBG_B_DIV_MASK = 0x1f << PCLK_DBG_B_DIV_SHIFT, |
| 152 | ATCLK_CORE_B_DIV_SHIFT = 0, |
| 153 | ATCLK_CORE_B_DIV_MASK = 0x1f << ATCLK_CORE_B_DIV_SHIFT, |
| 154 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 155 | /* CLKSEL_CON14 */ |
| 156 | PCLK_PERIHP_DIV_CON_SHIFT = 12, |
| 157 | PCLK_PERIHP_DIV_CON_MASK = 0x7 << PCLK_PERIHP_DIV_CON_SHIFT, |
| 158 | HCLK_PERIHP_DIV_CON_SHIFT = 8, |
| 159 | HCLK_PERIHP_DIV_CON_MASK = 3 << HCLK_PERIHP_DIV_CON_SHIFT, |
| 160 | ACLK_PERIHP_PLL_SEL_SHIFT = 7, |
| 161 | ACLK_PERIHP_PLL_SEL_MASK = 1 << ACLK_PERIHP_PLL_SEL_SHIFT, |
| 162 | ACLK_PERIHP_PLL_SEL_CPLL = 0, |
| 163 | ACLK_PERIHP_PLL_SEL_GPLL = 1, |
| 164 | ACLK_PERIHP_DIV_CON_SHIFT = 0, |
| 165 | ACLK_PERIHP_DIV_CON_MASK = 0x1f, |
| 166 | |
| 167 | /* CLKSEL_CON21 */ |
| 168 | ACLK_EMMC_PLL_SEL_SHIFT = 7, |
| 169 | ACLK_EMMC_PLL_SEL_MASK = 0x1 << ACLK_EMMC_PLL_SEL_SHIFT, |
| 170 | ACLK_EMMC_PLL_SEL_GPLL = 0x1, |
| 171 | ACLK_EMMC_DIV_CON_SHIFT = 0, |
| 172 | ACLK_EMMC_DIV_CON_MASK = 0x1f, |
| 173 | |
| 174 | /* CLKSEL_CON22 */ |
| 175 | CLK_EMMC_PLL_SHIFT = 8, |
| 176 | CLK_EMMC_PLL_MASK = 0x7 << CLK_EMMC_PLL_SHIFT, |
| 177 | CLK_EMMC_PLL_SEL_GPLL = 0x1, |
Kever Yang | dc850de | 2016-08-04 11:44:58 +0800 | [diff] [blame] | 178 | CLK_EMMC_PLL_SEL_24M = 0x5, |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 179 | CLK_EMMC_DIV_CON_SHIFT = 0, |
| 180 | CLK_EMMC_DIV_CON_MASK = 0x7f << CLK_EMMC_DIV_CON_SHIFT, |
| 181 | |
| 182 | /* CLKSEL_CON23 */ |
| 183 | PCLK_PERILP0_DIV_CON_SHIFT = 12, |
| 184 | PCLK_PERILP0_DIV_CON_MASK = 0x7 << PCLK_PERILP0_DIV_CON_SHIFT, |
| 185 | HCLK_PERILP0_DIV_CON_SHIFT = 8, |
| 186 | HCLK_PERILP0_DIV_CON_MASK = 3 << HCLK_PERILP0_DIV_CON_SHIFT, |
| 187 | ACLK_PERILP0_PLL_SEL_SHIFT = 7, |
| 188 | ACLK_PERILP0_PLL_SEL_MASK = 1 << ACLK_PERILP0_PLL_SEL_SHIFT, |
| 189 | ACLK_PERILP0_PLL_SEL_CPLL = 0, |
| 190 | ACLK_PERILP0_PLL_SEL_GPLL = 1, |
| 191 | ACLK_PERILP0_DIV_CON_SHIFT = 0, |
| 192 | ACLK_PERILP0_DIV_CON_MASK = 0x1f, |
| 193 | |
| 194 | /* CLKSEL_CON25 */ |
| 195 | PCLK_PERILP1_DIV_CON_SHIFT = 8, |
| 196 | PCLK_PERILP1_DIV_CON_MASK = 0x7 << PCLK_PERILP1_DIV_CON_SHIFT, |
| 197 | HCLK_PERILP1_PLL_SEL_SHIFT = 7, |
| 198 | HCLK_PERILP1_PLL_SEL_MASK = 1 << HCLK_PERILP1_PLL_SEL_SHIFT, |
| 199 | HCLK_PERILP1_PLL_SEL_CPLL = 0, |
| 200 | HCLK_PERILP1_PLL_SEL_GPLL = 1, |
| 201 | HCLK_PERILP1_DIV_CON_SHIFT = 0, |
| 202 | HCLK_PERILP1_DIV_CON_MASK = 0x1f, |
| 203 | |
| 204 | /* CLKSEL_CON26 */ |
| 205 | CLK_SARADC_DIV_CON_SHIFT = 8, |
David Wu | f91b9b4 | 2017-09-20 14:38:58 +0800 | [diff] [blame] | 206 | CLK_SARADC_DIV_CON_MASK = GENMASK(15, 8), |
| 207 | CLK_SARADC_DIV_CON_WIDTH = 8, |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 208 | |
| 209 | /* CLKSEL_CON27 */ |
| 210 | CLK_TSADC_SEL_X24M = 0x0, |
| 211 | CLK_TSADC_SEL_SHIFT = 15, |
| 212 | CLK_TSADC_SEL_MASK = 1 << CLK_TSADC_SEL_SHIFT, |
| 213 | CLK_TSADC_DIV_CON_SHIFT = 0, |
| 214 | CLK_TSADC_DIV_CON_MASK = 0x3ff, |
| 215 | |
| 216 | /* CLKSEL_CON47 & CLKSEL_CON48 */ |
| 217 | ACLK_VOP_PLL_SEL_SHIFT = 6, |
| 218 | ACLK_VOP_PLL_SEL_MASK = 0x3 << ACLK_VOP_PLL_SEL_SHIFT, |
| 219 | ACLK_VOP_PLL_SEL_CPLL = 0x1, |
| 220 | ACLK_VOP_DIV_CON_SHIFT = 0, |
| 221 | ACLK_VOP_DIV_CON_MASK = 0x1f << ACLK_VOP_DIV_CON_SHIFT, |
| 222 | |
| 223 | /* CLKSEL_CON49 & CLKSEL_CON50 */ |
| 224 | DCLK_VOP_DCLK_SEL_SHIFT = 11, |
| 225 | DCLK_VOP_DCLK_SEL_MASK = 1 << DCLK_VOP_DCLK_SEL_SHIFT, |
| 226 | DCLK_VOP_DCLK_SEL_DIVOUT = 0, |
| 227 | DCLK_VOP_PLL_SEL_SHIFT = 8, |
| 228 | DCLK_VOP_PLL_SEL_MASK = 3 << DCLK_VOP_PLL_SEL_SHIFT, |
| 229 | DCLK_VOP_PLL_SEL_VPLL = 0, |
| 230 | DCLK_VOP_DIV_CON_MASK = 0xff, |
| 231 | DCLK_VOP_DIV_CON_SHIFT = 0, |
| 232 | |
| 233 | /* CLKSEL_CON58 */ |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 234 | CLK_SPI_PLL_SEL_WIDTH = 1, |
| 235 | CLK_SPI_PLL_SEL_MASK = ((1 < CLK_SPI_PLL_SEL_WIDTH) - 1), |
| 236 | CLK_SPI_PLL_SEL_CPLL = 0, |
| 237 | CLK_SPI_PLL_SEL_GPLL = 1, |
| 238 | CLK_SPI_PLL_DIV_CON_WIDTH = 7, |
| 239 | CLK_SPI_PLL_DIV_CON_MASK = ((1 << CLK_SPI_PLL_DIV_CON_WIDTH) - 1), |
| 240 | |
| 241 | CLK_SPI5_PLL_DIV_CON_SHIFT = 8, |
| 242 | CLK_SPI5_PLL_SEL_SHIFT = 15, |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 243 | |
| 244 | /* CLKSEL_CON59 */ |
| 245 | CLK_SPI1_PLL_SEL_SHIFT = 15, |
| 246 | CLK_SPI1_PLL_DIV_CON_SHIFT = 8, |
| 247 | CLK_SPI0_PLL_SEL_SHIFT = 7, |
| 248 | CLK_SPI0_PLL_DIV_CON_SHIFT = 0, |
| 249 | |
| 250 | /* CLKSEL_CON60 */ |
| 251 | CLK_SPI4_PLL_SEL_SHIFT = 15, |
| 252 | CLK_SPI4_PLL_DIV_CON_SHIFT = 8, |
| 253 | CLK_SPI2_PLL_SEL_SHIFT = 7, |
| 254 | CLK_SPI2_PLL_DIV_CON_SHIFT = 0, |
| 255 | |
| 256 | /* CLKSEL_CON61 */ |
| 257 | CLK_I2C_PLL_SEL_MASK = 1, |
| 258 | CLK_I2C_PLL_SEL_CPLL = 0, |
| 259 | CLK_I2C_PLL_SEL_GPLL = 1, |
| 260 | CLK_I2C5_PLL_SEL_SHIFT = 15, |
| 261 | CLK_I2C5_DIV_CON_SHIFT = 8, |
| 262 | CLK_I2C1_PLL_SEL_SHIFT = 7, |
| 263 | CLK_I2C1_DIV_CON_SHIFT = 0, |
| 264 | |
| 265 | /* CLKSEL_CON62 */ |
| 266 | CLK_I2C6_PLL_SEL_SHIFT = 15, |
| 267 | CLK_I2C6_DIV_CON_SHIFT = 8, |
| 268 | CLK_I2C2_PLL_SEL_SHIFT = 7, |
| 269 | CLK_I2C2_DIV_CON_SHIFT = 0, |
| 270 | |
| 271 | /* CLKSEL_CON63 */ |
| 272 | CLK_I2C7_PLL_SEL_SHIFT = 15, |
| 273 | CLK_I2C7_DIV_CON_SHIFT = 8, |
| 274 | CLK_I2C3_PLL_SEL_SHIFT = 7, |
| 275 | CLK_I2C3_DIV_CON_SHIFT = 0, |
| 276 | |
| 277 | /* CRU_SOFTRST_CON4 */ |
| 278 | RESETN_DDR0_REQ_SHIFT = 8, |
| 279 | RESETN_DDR0_REQ_MASK = 1 << RESETN_DDR0_REQ_SHIFT, |
| 280 | RESETN_DDRPHY0_REQ_SHIFT = 9, |
| 281 | RESETN_DDRPHY0_REQ_MASK = 1 << RESETN_DDRPHY0_REQ_SHIFT, |
| 282 | RESETN_DDR1_REQ_SHIFT = 12, |
| 283 | RESETN_DDR1_REQ_MASK = 1 << RESETN_DDR1_REQ_SHIFT, |
| 284 | RESETN_DDRPHY1_REQ_SHIFT = 13, |
| 285 | RESETN_DDRPHY1_REQ_MASK = 1 << RESETN_DDRPHY1_REQ_SHIFT, |
| 286 | }; |
| 287 | |
| 288 | #define VCO_MAX_KHZ (3200 * (MHz / KHz)) |
| 289 | #define VCO_MIN_KHZ (800 * (MHz / KHz)) |
| 290 | #define OUTPUT_MAX_KHZ (3200 * (MHz / KHz)) |
| 291 | #define OUTPUT_MIN_KHZ (16 * (MHz / KHz)) |
| 292 | |
| 293 | /* |
| 294 | * the div restructions of pll in integer mode, these are defined in |
| 295 | * * CRU_*PLL_CON0 or PMUCRU_*PLL_CON0 |
| 296 | */ |
| 297 | #define PLL_DIV_MIN 16 |
| 298 | #define PLL_DIV_MAX 3200 |
| 299 | |
| 300 | /* |
| 301 | * How to calculate the PLL(from TRM V0.3 Part 1 Page 63): |
| 302 | * Formulas also embedded within the Fractional PLL Verilog model: |
| 303 | * If DSMPD = 1 (DSM is disabled, "integer mode") |
| 304 | * FOUTVCO = FREF / REFDIV * FBDIV |
| 305 | * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2 |
| 306 | * Where: |
| 307 | * FOUTVCO = Fractional PLL non-divided output frequency |
| 308 | * FOUTPOSTDIV = Fractional PLL divided output frequency |
| 309 | * (output of second post divider) |
| 310 | * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input) |
| 311 | * REFDIV = Fractional PLL input reference clock divider |
| 312 | * FBDIV = Integer value programmed into feedback divide |
| 313 | * |
| 314 | */ |
| 315 | static void rkclk_set_pll(u32 *pll_con, const struct pll_div *div) |
| 316 | { |
| 317 | /* All 8 PLLs have same VCO and output frequency range restrictions. */ |
| 318 | u32 vco_khz = OSC_HZ / 1000 * div->fbdiv / div->refdiv; |
| 319 | u32 output_khz = vco_khz / div->postdiv1 / div->postdiv2; |
| 320 | |
| 321 | debug("PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, " |
| 322 | "postdiv2=%d, vco=%u khz, output=%u khz\n", |
| 323 | pll_con, div->fbdiv, div->refdiv, div->postdiv1, |
| 324 | div->postdiv2, vco_khz, output_khz); |
| 325 | assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ && |
| 326 | output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ && |
| 327 | div->fbdiv >= PLL_DIV_MIN && div->fbdiv <= PLL_DIV_MAX); |
| 328 | |
| 329 | /* |
| 330 | * When power on or changing PLL setting, |
| 331 | * we must force PLL into slow mode to ensure output stable clock. |
| 332 | */ |
| 333 | rk_clrsetreg(&pll_con[3], PLL_MODE_MASK, |
| 334 | PLL_MODE_SLOW << PLL_MODE_SHIFT); |
| 335 | |
| 336 | /* use integer mode */ |
| 337 | rk_clrsetreg(&pll_con[3], PLL_DSMPD_MASK, |
| 338 | PLL_INTEGER_MODE << PLL_DSMPD_SHIFT); |
| 339 | |
| 340 | rk_clrsetreg(&pll_con[0], PLL_FBDIV_MASK, |
| 341 | div->fbdiv << PLL_FBDIV_SHIFT); |
| 342 | rk_clrsetreg(&pll_con[1], |
| 343 | PLL_POSTDIV2_MASK | PLL_POSTDIV1_MASK | |
| 344 | PLL_REFDIV_MASK | PLL_REFDIV_SHIFT, |
| 345 | (div->postdiv2 << PLL_POSTDIV2_SHIFT) | |
| 346 | (div->postdiv1 << PLL_POSTDIV1_SHIFT) | |
| 347 | (div->refdiv << PLL_REFDIV_SHIFT)); |
| 348 | |
| 349 | /* waiting for pll lock */ |
| 350 | while (!(readl(&pll_con[2]) & (1 << PLL_LOCK_STATUS_SHIFT))) |
| 351 | udelay(1); |
| 352 | |
| 353 | /* pll enter normal mode */ |
| 354 | rk_clrsetreg(&pll_con[3], PLL_MODE_MASK, |
| 355 | PLL_MODE_NORM << PLL_MODE_SHIFT); |
| 356 | } |
| 357 | |
| 358 | static int pll_para_config(u32 freq_hz, struct pll_div *div) |
| 359 | { |
| 360 | u32 ref_khz = OSC_HZ / KHz, refdiv, fbdiv = 0; |
| 361 | u32 postdiv1, postdiv2 = 1; |
| 362 | u32 fref_khz; |
| 363 | u32 diff_khz, best_diff_khz; |
| 364 | const u32 max_refdiv = 63, max_fbdiv = 3200, min_fbdiv = 16; |
| 365 | const u32 max_postdiv1 = 7, max_postdiv2 = 7; |
| 366 | u32 vco_khz; |
| 367 | u32 freq_khz = freq_hz / KHz; |
| 368 | |
| 369 | if (!freq_hz) { |
| 370 | printf("%s: the frequency can't be 0 Hz\n", __func__); |
| 371 | return -1; |
| 372 | } |
| 373 | |
| 374 | postdiv1 = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz); |
| 375 | if (postdiv1 > max_postdiv1) { |
| 376 | postdiv2 = DIV_ROUND_UP(postdiv1, max_postdiv1); |
| 377 | postdiv1 = DIV_ROUND_UP(postdiv1, postdiv2); |
| 378 | } |
| 379 | |
| 380 | vco_khz = freq_khz * postdiv1 * postdiv2; |
| 381 | |
| 382 | if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || |
| 383 | postdiv2 > max_postdiv2) { |
| 384 | printf("%s: Cannot find out a supported VCO" |
| 385 | " for Frequency (%uHz).\n", __func__, freq_hz); |
| 386 | return -1; |
| 387 | } |
| 388 | |
| 389 | div->postdiv1 = postdiv1; |
| 390 | div->postdiv2 = postdiv2; |
| 391 | |
| 392 | best_diff_khz = vco_khz; |
| 393 | for (refdiv = 1; refdiv < max_refdiv && best_diff_khz; refdiv++) { |
| 394 | fref_khz = ref_khz / refdiv; |
| 395 | |
| 396 | fbdiv = vco_khz / fref_khz; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 397 | if (fbdiv >= max_fbdiv || fbdiv <= min_fbdiv) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 398 | continue; |
| 399 | diff_khz = vco_khz - fbdiv * fref_khz; |
| 400 | if (fbdiv + 1 < max_fbdiv && diff_khz > fref_khz / 2) { |
| 401 | fbdiv++; |
| 402 | diff_khz = fref_khz - diff_khz; |
| 403 | } |
| 404 | |
| 405 | if (diff_khz >= best_diff_khz) |
| 406 | continue; |
| 407 | |
| 408 | best_diff_khz = diff_khz; |
| 409 | div->refdiv = refdiv; |
| 410 | div->fbdiv = fbdiv; |
| 411 | } |
| 412 | |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 413 | if (best_diff_khz > 4 * (MHz / KHz)) { |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 414 | printf("%s: Failed to match output frequency %u, " |
| 415 | "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz, |
| 416 | best_diff_khz * KHz); |
| 417 | return -1; |
| 418 | } |
| 419 | return 0; |
| 420 | } |
| 421 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 422 | void rk3399_configure_cpu_l(struct rockchip_cru *cru, |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 423 | enum apll_l_frequencies apll_l_freq) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 424 | { |
| 425 | u32 aclkm_div; |
| 426 | u32 pclk_dbg_div; |
| 427 | u32 atclk_div; |
| 428 | |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 429 | /* Setup cluster L */ |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 430 | rkclk_set_pll(&cru->apll_l_con[0], apll_l_cfgs[apll_l_freq]); |
| 431 | |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 432 | aclkm_div = LPLL_HZ / ACLKM_CORE_L_HZ - 1; |
| 433 | assert((aclkm_div + 1) * ACLKM_CORE_L_HZ == LPLL_HZ && |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 434 | aclkm_div < 0x1f); |
| 435 | |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 436 | pclk_dbg_div = LPLL_HZ / PCLK_DBG_L_HZ - 1; |
| 437 | assert((pclk_dbg_div + 1) * PCLK_DBG_L_HZ == LPLL_HZ && |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 438 | pclk_dbg_div < 0x1f); |
| 439 | |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 440 | atclk_div = LPLL_HZ / ATCLK_CORE_L_HZ - 1; |
| 441 | assert((atclk_div + 1) * ATCLK_CORE_L_HZ == LPLL_HZ && |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 442 | atclk_div < 0x1f); |
| 443 | |
| 444 | rk_clrsetreg(&cru->clksel_con[0], |
| 445 | ACLKM_CORE_L_DIV_CON_MASK | CLK_CORE_L_PLL_SEL_MASK | |
| 446 | CLK_CORE_L_DIV_MASK, |
| 447 | aclkm_div << ACLKM_CORE_L_DIV_CON_SHIFT | |
| 448 | CLK_CORE_L_PLL_SEL_ALPLL << CLK_CORE_L_PLL_SEL_SHIFT | |
| 449 | 0 << CLK_CORE_L_DIV_SHIFT); |
| 450 | |
| 451 | rk_clrsetreg(&cru->clksel_con[1], |
| 452 | PCLK_DBG_L_DIV_MASK | ATCLK_CORE_L_DIV_MASK, |
| 453 | pclk_dbg_div << PCLK_DBG_L_DIV_SHIFT | |
| 454 | atclk_div << ATCLK_CORE_L_DIV_SHIFT); |
| 455 | } |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 456 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 457 | void rk3399_configure_cpu_b(struct rockchip_cru *cru, |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 458 | enum apll_b_frequencies apll_b_freq) |
| 459 | { |
| 460 | u32 aclkm_div; |
| 461 | u32 pclk_dbg_div; |
| 462 | u32 atclk_div; |
| 463 | |
| 464 | /* Setup cluster B */ |
| 465 | rkclk_set_pll(&cru->apll_b_con[0], apll_b_cfgs[apll_b_freq]); |
| 466 | |
| 467 | aclkm_div = BPLL_HZ / ACLKM_CORE_B_HZ - 1; |
| 468 | assert((aclkm_div + 1) * ACLKM_CORE_B_HZ == BPLL_HZ && |
| 469 | aclkm_div < 0x1f); |
| 470 | |
| 471 | pclk_dbg_div = BPLL_HZ / PCLK_DBG_B_HZ - 1; |
| 472 | assert((pclk_dbg_div + 1) * PCLK_DBG_B_HZ == BPLL_HZ && |
| 473 | pclk_dbg_div < 0x1f); |
| 474 | |
| 475 | atclk_div = BPLL_HZ / ATCLK_CORE_B_HZ - 1; |
| 476 | assert((atclk_div + 1) * ATCLK_CORE_B_HZ == BPLL_HZ && |
| 477 | atclk_div < 0x1f); |
| 478 | |
| 479 | rk_clrsetreg(&cru->clksel_con[2], |
| 480 | ACLKM_CORE_B_DIV_CON_MASK | CLK_CORE_B_PLL_SEL_MASK | |
| 481 | CLK_CORE_B_DIV_MASK, |
| 482 | aclkm_div << ACLKM_CORE_B_DIV_CON_SHIFT | |
| 483 | CLK_CORE_B_PLL_SEL_ABPLL << CLK_CORE_B_PLL_SEL_SHIFT | |
| 484 | 0 << CLK_CORE_B_DIV_SHIFT); |
| 485 | |
| 486 | rk_clrsetreg(&cru->clksel_con[3], |
| 487 | PCLK_DBG_B_DIV_MASK | ATCLK_CORE_B_DIV_MASK, |
| 488 | pclk_dbg_div << PCLK_DBG_B_DIV_SHIFT | |
| 489 | atclk_div << ATCLK_CORE_B_DIV_SHIFT); |
| 490 | } |
| 491 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 492 | #define I2C_CLK_REG_MASK(bus) \ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 493 | (I2C_DIV_CON_MASK << CLK_I2C ##bus## _DIV_CON_SHIFT | \ |
| 494 | CLK_I2C_PLL_SEL_MASK << CLK_I2C ##bus## _PLL_SEL_SHIFT) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 495 | |
| 496 | #define I2C_CLK_REG_VALUE(bus, clk_div) \ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 497 | ((clk_div - 1) << CLK_I2C ##bus## _DIV_CON_SHIFT | \ |
| 498 | CLK_I2C_PLL_SEL_GPLL << CLK_I2C ##bus## _PLL_SEL_SHIFT) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 499 | |
| 500 | #define I2C_CLK_DIV_VALUE(con, bus) \ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 501 | ((con >> CLK_I2C ##bus## _DIV_CON_SHIFT) & I2C_DIV_CON_MASK) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 502 | |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 503 | #define I2C_PMUCLK_REG_MASK(bus) \ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 504 | (I2C_DIV_CON_MASK << CLK_I2C ##bus## _DIV_CON_SHIFT) |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 505 | |
| 506 | #define I2C_PMUCLK_REG_VALUE(bus, clk_div) \ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 507 | ((clk_div - 1) << CLK_I2C ##bus## _DIV_CON_SHIFT) |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 508 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 509 | static ulong rk3399_i2c_get_clk(struct rockchip_cru *cru, ulong clk_id) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 510 | { |
| 511 | u32 div, con; |
| 512 | |
| 513 | switch (clk_id) { |
| 514 | case SCLK_I2C1: |
| 515 | con = readl(&cru->clksel_con[61]); |
| 516 | div = I2C_CLK_DIV_VALUE(con, 1); |
| 517 | break; |
| 518 | case SCLK_I2C2: |
| 519 | con = readl(&cru->clksel_con[62]); |
| 520 | div = I2C_CLK_DIV_VALUE(con, 2); |
| 521 | break; |
| 522 | case SCLK_I2C3: |
| 523 | con = readl(&cru->clksel_con[63]); |
| 524 | div = I2C_CLK_DIV_VALUE(con, 3); |
| 525 | break; |
| 526 | case SCLK_I2C5: |
| 527 | con = readl(&cru->clksel_con[61]); |
| 528 | div = I2C_CLK_DIV_VALUE(con, 5); |
| 529 | break; |
| 530 | case SCLK_I2C6: |
| 531 | con = readl(&cru->clksel_con[62]); |
| 532 | div = I2C_CLK_DIV_VALUE(con, 6); |
| 533 | break; |
| 534 | case SCLK_I2C7: |
| 535 | con = readl(&cru->clksel_con[63]); |
| 536 | div = I2C_CLK_DIV_VALUE(con, 7); |
| 537 | break; |
| 538 | default: |
| 539 | printf("do not support this i2c bus\n"); |
| 540 | return -EINVAL; |
| 541 | } |
| 542 | |
| 543 | return DIV_TO_RATE(GPLL_HZ, div); |
| 544 | } |
| 545 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 546 | static ulong rk3399_i2c_set_clk(struct rockchip_cru *cru, ulong clk_id, uint hz) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 547 | { |
| 548 | int src_clk_div; |
| 549 | |
| 550 | /* i2c0,4,8 src clock from ppll, i2c1,2,3,5,6,7 src clock from gpll*/ |
| 551 | src_clk_div = GPLL_HZ / hz; |
| 552 | assert(src_clk_div - 1 < 127); |
| 553 | |
| 554 | switch (clk_id) { |
| 555 | case SCLK_I2C1: |
| 556 | rk_clrsetreg(&cru->clksel_con[61], I2C_CLK_REG_MASK(1), |
| 557 | I2C_CLK_REG_VALUE(1, src_clk_div)); |
| 558 | break; |
| 559 | case SCLK_I2C2: |
| 560 | rk_clrsetreg(&cru->clksel_con[62], I2C_CLK_REG_MASK(2), |
| 561 | I2C_CLK_REG_VALUE(2, src_clk_div)); |
| 562 | break; |
| 563 | case SCLK_I2C3: |
| 564 | rk_clrsetreg(&cru->clksel_con[63], I2C_CLK_REG_MASK(3), |
| 565 | I2C_CLK_REG_VALUE(3, src_clk_div)); |
| 566 | break; |
| 567 | case SCLK_I2C5: |
| 568 | rk_clrsetreg(&cru->clksel_con[61], I2C_CLK_REG_MASK(5), |
| 569 | I2C_CLK_REG_VALUE(5, src_clk_div)); |
| 570 | break; |
| 571 | case SCLK_I2C6: |
| 572 | rk_clrsetreg(&cru->clksel_con[62], I2C_CLK_REG_MASK(6), |
| 573 | I2C_CLK_REG_VALUE(6, src_clk_div)); |
| 574 | break; |
| 575 | case SCLK_I2C7: |
| 576 | rk_clrsetreg(&cru->clksel_con[63], I2C_CLK_REG_MASK(7), |
| 577 | I2C_CLK_REG_VALUE(7, src_clk_div)); |
| 578 | break; |
| 579 | default: |
| 580 | printf("do not support this i2c bus\n"); |
| 581 | return -EINVAL; |
| 582 | } |
| 583 | |
Philipp Tomsich | 30d7c15 | 2017-04-20 22:05:50 +0200 | [diff] [blame] | 584 | return rk3399_i2c_get_clk(cru, clk_id); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 585 | } |
| 586 | |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 587 | /* |
| 588 | * RK3399 SPI clocks have a common divider-width (7 bits) and a single bit |
| 589 | * to select either CPLL or GPLL as the clock-parent. The location within |
| 590 | * the enclosing CLKSEL_CON (i.e. div_shift and sel_shift) are variable. |
| 591 | */ |
| 592 | |
| 593 | struct spi_clkreg { |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 594 | u8 reg; /* CLKSEL_CON[reg] register in CRU */ |
| 595 | u8 div_shift; |
| 596 | u8 sel_shift; |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 597 | }; |
| 598 | |
| 599 | /* |
| 600 | * The entries are numbered relative to their offset from SCLK_SPI0. |
| 601 | * |
| 602 | * Note that SCLK_SPI3 (which is configured via PMUCRU and requires different |
| 603 | * logic is not supported). |
| 604 | */ |
| 605 | static const struct spi_clkreg spi_clkregs[] = { |
| 606 | [0] = { .reg = 59, |
| 607 | .div_shift = CLK_SPI0_PLL_DIV_CON_SHIFT, |
| 608 | .sel_shift = CLK_SPI0_PLL_SEL_SHIFT, }, |
| 609 | [1] = { .reg = 59, |
| 610 | .div_shift = CLK_SPI1_PLL_DIV_CON_SHIFT, |
| 611 | .sel_shift = CLK_SPI1_PLL_SEL_SHIFT, }, |
| 612 | [2] = { .reg = 60, |
| 613 | .div_shift = CLK_SPI2_PLL_DIV_CON_SHIFT, |
| 614 | .sel_shift = CLK_SPI2_PLL_SEL_SHIFT, }, |
| 615 | [3] = { .reg = 60, |
| 616 | .div_shift = CLK_SPI4_PLL_DIV_CON_SHIFT, |
| 617 | .sel_shift = CLK_SPI4_PLL_SEL_SHIFT, }, |
| 618 | [4] = { .reg = 58, |
| 619 | .div_shift = CLK_SPI5_PLL_DIV_CON_SHIFT, |
| 620 | .sel_shift = CLK_SPI5_PLL_SEL_SHIFT, }, |
| 621 | }; |
| 622 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 623 | static ulong rk3399_spi_get_clk(struct rockchip_cru *cru, ulong clk_id) |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 624 | { |
| 625 | const struct spi_clkreg *spiclk = NULL; |
| 626 | u32 div, val; |
| 627 | |
| 628 | switch (clk_id) { |
| 629 | case SCLK_SPI0 ... SCLK_SPI5: |
| 630 | spiclk = &spi_clkregs[clk_id - SCLK_SPI0]; |
| 631 | break; |
| 632 | |
| 633 | default: |
Masahiro Yamada | 81e1042 | 2017-09-16 14:10:41 +0900 | [diff] [blame] | 634 | pr_err("%s: SPI clk-id %ld not supported\n", __func__, clk_id); |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 635 | return -EINVAL; |
| 636 | } |
| 637 | |
| 638 | val = readl(&cru->clksel_con[spiclk->reg]); |
Philipp Tomsich | 8a4868f | 2017-11-22 19:45:04 +0100 | [diff] [blame] | 639 | div = bitfield_extract(val, spiclk->div_shift, |
| 640 | CLK_SPI_PLL_DIV_CON_WIDTH); |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 641 | |
| 642 | return DIV_TO_RATE(GPLL_HZ, div); |
| 643 | } |
| 644 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 645 | static ulong rk3399_spi_set_clk(struct rockchip_cru *cru, ulong clk_id, uint hz) |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 646 | { |
| 647 | const struct spi_clkreg *spiclk = NULL; |
| 648 | int src_clk_div; |
| 649 | |
Kever Yang | f20995b | 2017-07-27 12:54:02 +0800 | [diff] [blame] | 650 | src_clk_div = DIV_ROUND_UP(GPLL_HZ, hz) - 1; |
| 651 | assert(src_clk_div < 128); |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 652 | |
| 653 | switch (clk_id) { |
| 654 | case SCLK_SPI1 ... SCLK_SPI5: |
| 655 | spiclk = &spi_clkregs[clk_id - SCLK_SPI0]; |
| 656 | break; |
| 657 | |
| 658 | default: |
Masahiro Yamada | 81e1042 | 2017-09-16 14:10:41 +0900 | [diff] [blame] | 659 | pr_err("%s: SPI clk-id %ld not supported\n", __func__, clk_id); |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 660 | return -EINVAL; |
| 661 | } |
| 662 | |
| 663 | rk_clrsetreg(&cru->clksel_con[spiclk->reg], |
| 664 | ((CLK_SPI_PLL_DIV_CON_MASK << spiclk->div_shift) | |
| 665 | (CLK_SPI_PLL_SEL_GPLL << spiclk->sel_shift)), |
| 666 | ((src_clk_div << spiclk->div_shift) | |
| 667 | (CLK_SPI_PLL_SEL_GPLL << spiclk->sel_shift))); |
| 668 | |
Philipp Tomsich | 30d7c15 | 2017-04-20 22:05:50 +0200 | [diff] [blame] | 669 | return rk3399_spi_get_clk(cru, clk_id); |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 670 | } |
| 671 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 672 | static ulong rk3399_vop_set_clk(struct rockchip_cru *cru, ulong clk_id, u32 hz) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 673 | { |
| 674 | struct pll_div vpll_config = {0}; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 675 | int aclk_vop = 198 * MHz; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 676 | void *aclkreg_addr, *dclkreg_addr; |
| 677 | u32 div; |
| 678 | |
| 679 | switch (clk_id) { |
| 680 | case DCLK_VOP0: |
| 681 | aclkreg_addr = &cru->clksel_con[47]; |
| 682 | dclkreg_addr = &cru->clksel_con[49]; |
| 683 | break; |
| 684 | case DCLK_VOP1: |
| 685 | aclkreg_addr = &cru->clksel_con[48]; |
| 686 | dclkreg_addr = &cru->clksel_con[50]; |
| 687 | break; |
| 688 | default: |
| 689 | return -EINVAL; |
| 690 | } |
| 691 | /* vop aclk source clk: cpll */ |
| 692 | div = CPLL_HZ / aclk_vop; |
| 693 | assert(div - 1 < 32); |
| 694 | |
| 695 | rk_clrsetreg(aclkreg_addr, |
| 696 | ACLK_VOP_PLL_SEL_MASK | ACLK_VOP_DIV_CON_MASK, |
| 697 | ACLK_VOP_PLL_SEL_CPLL << ACLK_VOP_PLL_SEL_SHIFT | |
| 698 | (div - 1) << ACLK_VOP_DIV_CON_SHIFT); |
| 699 | |
| 700 | /* vop dclk source from vpll, and equals to vpll(means div == 1) */ |
| 701 | if (pll_para_config(hz, &vpll_config)) |
| 702 | return -1; |
| 703 | |
| 704 | rkclk_set_pll(&cru->vpll_con[0], &vpll_config); |
| 705 | |
| 706 | rk_clrsetreg(dclkreg_addr, |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 707 | DCLK_VOP_DCLK_SEL_MASK | DCLK_VOP_PLL_SEL_MASK | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 708 | DCLK_VOP_DIV_CON_MASK, |
| 709 | DCLK_VOP_DCLK_SEL_DIVOUT << DCLK_VOP_DCLK_SEL_SHIFT | |
| 710 | DCLK_VOP_PLL_SEL_VPLL << DCLK_VOP_PLL_SEL_SHIFT | |
| 711 | (1 - 1) << DCLK_VOP_DIV_CON_SHIFT); |
| 712 | |
| 713 | return hz; |
| 714 | } |
| 715 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 716 | static ulong rk3399_mmc_get_clk(struct rockchip_cru *cru, uint clk_id) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 717 | { |
| 718 | u32 div, con; |
| 719 | |
| 720 | switch (clk_id) { |
Philipp Tomsich | 78a7314 | 2017-04-25 09:52:06 +0200 | [diff] [blame] | 721 | case HCLK_SDMMC: |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 722 | case SCLK_SDMMC: |
| 723 | con = readl(&cru->clksel_con[16]); |
Kever Yang | 99b546d | 2017-07-27 12:54:01 +0800 | [diff] [blame] | 724 | /* dwmmc controller have internal div 2 */ |
| 725 | div = 2; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 726 | break; |
| 727 | case SCLK_EMMC: |
| 728 | con = readl(&cru->clksel_con[21]); |
Kever Yang | 99b546d | 2017-07-27 12:54:01 +0800 | [diff] [blame] | 729 | div = 1; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 730 | break; |
| 731 | default: |
| 732 | return -EINVAL; |
| 733 | } |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 734 | |
Kever Yang | 99b546d | 2017-07-27 12:54:01 +0800 | [diff] [blame] | 735 | div *= (con & CLK_EMMC_DIV_CON_MASK) >> CLK_EMMC_DIV_CON_SHIFT; |
Kever Yang | dc850de | 2016-08-04 11:44:58 +0800 | [diff] [blame] | 736 | if ((con & CLK_EMMC_PLL_MASK) >> CLK_EMMC_PLL_SHIFT |
| 737 | == CLK_EMMC_PLL_SEL_24M) |
Kever Yang | 99b546d | 2017-07-27 12:54:01 +0800 | [diff] [blame] | 738 | return DIV_TO_RATE(OSC_HZ, div); |
Kever Yang | dc850de | 2016-08-04 11:44:58 +0800 | [diff] [blame] | 739 | else |
| 740 | return DIV_TO_RATE(GPLL_HZ, div); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 741 | } |
| 742 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 743 | static ulong rk3399_mmc_set_clk(struct rockchip_cru *cru, |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 744 | ulong clk_id, ulong set_rate) |
| 745 | { |
| 746 | int src_clk_div; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 747 | int aclk_emmc = 198 * MHz; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 748 | |
| 749 | switch (clk_id) { |
Philipp Tomsich | 78a7314 | 2017-04-25 09:52:06 +0200 | [diff] [blame] | 750 | case HCLK_SDMMC: |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 751 | case SCLK_SDMMC: |
Kever Yang | dc850de | 2016-08-04 11:44:58 +0800 | [diff] [blame] | 752 | /* Select clk_sdmmc source from GPLL by default */ |
Kever Yang | 99b546d | 2017-07-27 12:54:01 +0800 | [diff] [blame] | 753 | /* mmc clock defaulg div 2 internal, provide double in cru */ |
| 754 | src_clk_div = DIV_ROUND_UP(GPLL_HZ / 2, set_rate); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 755 | |
Kever Yang | f20995b | 2017-07-27 12:54:02 +0800 | [diff] [blame] | 756 | if (src_clk_div > 128) { |
Kever Yang | dc850de | 2016-08-04 11:44:58 +0800 | [diff] [blame] | 757 | /* use 24MHz source for 400KHz clock */ |
Kever Yang | 99b546d | 2017-07-27 12:54:01 +0800 | [diff] [blame] | 758 | src_clk_div = DIV_ROUND_UP(OSC_HZ / 2, set_rate); |
Kever Yang | f20995b | 2017-07-27 12:54:02 +0800 | [diff] [blame] | 759 | assert(src_clk_div - 1 < 128); |
Kever Yang | dc850de | 2016-08-04 11:44:58 +0800 | [diff] [blame] | 760 | rk_clrsetreg(&cru->clksel_con[16], |
| 761 | CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK, |
| 762 | CLK_EMMC_PLL_SEL_24M << CLK_EMMC_PLL_SHIFT | |
| 763 | (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT); |
| 764 | } else { |
| 765 | rk_clrsetreg(&cru->clksel_con[16], |
| 766 | CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK, |
| 767 | CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT | |
| 768 | (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT); |
| 769 | } |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 770 | break; |
| 771 | case SCLK_EMMC: |
| 772 | /* Select aclk_emmc source from GPLL */ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 773 | src_clk_div = DIV_ROUND_UP(GPLL_HZ, aclk_emmc); |
Kever Yang | f20995b | 2017-07-27 12:54:02 +0800 | [diff] [blame] | 774 | assert(src_clk_div - 1 < 32); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 775 | |
| 776 | rk_clrsetreg(&cru->clksel_con[21], |
| 777 | ACLK_EMMC_PLL_SEL_MASK | ACLK_EMMC_DIV_CON_MASK, |
| 778 | ACLK_EMMC_PLL_SEL_GPLL << ACLK_EMMC_PLL_SEL_SHIFT | |
| 779 | (src_clk_div - 1) << ACLK_EMMC_DIV_CON_SHIFT); |
| 780 | |
| 781 | /* Select clk_emmc source from GPLL too */ |
Kever Yang | f20995b | 2017-07-27 12:54:02 +0800 | [diff] [blame] | 782 | src_clk_div = DIV_ROUND_UP(GPLL_HZ, set_rate); |
| 783 | assert(src_clk_div - 1 < 128); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 784 | |
| 785 | rk_clrsetreg(&cru->clksel_con[22], |
| 786 | CLK_EMMC_PLL_MASK | CLK_EMMC_DIV_CON_MASK, |
| 787 | CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT | |
| 788 | (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT); |
| 789 | break; |
| 790 | default: |
| 791 | return -EINVAL; |
| 792 | } |
| 793 | return rk3399_mmc_get_clk(cru, clk_id); |
| 794 | } |
| 795 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 796 | static ulong rk3399_gmac_set_clk(struct rockchip_cru *cru, ulong rate) |
Philipp Tomsich | f4ba6ed | 2018-01-08 13:11:01 +0100 | [diff] [blame] | 797 | { |
| 798 | ulong ret; |
| 799 | |
| 800 | /* |
| 801 | * The RGMII CLK can be derived either from an external "clkin" |
| 802 | * or can be generated from internally by a divider from SCLK_MAC. |
| 803 | */ |
| 804 | if (readl(&cru->clksel_con[19]) & BIT(4)) { |
| 805 | /* An external clock will always generate the right rate... */ |
| 806 | ret = rate; |
| 807 | } else { |
| 808 | /* |
| 809 | * No platform uses an internal clock to date. |
| 810 | * Implement this once it becomes necessary and print an error |
| 811 | * if someone tries to use it (while it remains unimplemented). |
| 812 | */ |
| 813 | pr_err("%s: internal clock is UNIMPLEMENTED\n", __func__); |
| 814 | ret = 0; |
| 815 | } |
| 816 | |
| 817 | return ret; |
| 818 | } |
| 819 | |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 820 | #define PMUSGRF_DDR_RGN_CON16 0xff330040 |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 821 | static ulong rk3399_ddr_set_clk(struct rockchip_cru *cru, |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 822 | ulong set_rate) |
| 823 | { |
| 824 | struct pll_div dpll_cfg; |
| 825 | |
| 826 | /* IC ECO bug, need to set this register */ |
| 827 | writel(0xc000c000, PMUSGRF_DDR_RGN_CON16); |
| 828 | |
| 829 | /* clk_ddrc == DPLL = 24MHz / refdiv * fbdiv / postdiv1 / postdiv2 */ |
| 830 | switch (set_rate) { |
Jagan Teki | 4833f32 | 2019-07-16 17:27:35 +0530 | [diff] [blame] | 831 | case 50 * MHz: |
| 832 | dpll_cfg = (struct pll_div) |
| 833 | {.refdiv = 1, .fbdiv = 12, .postdiv1 = 3, .postdiv2 = 2}; |
| 834 | break; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 835 | case 200 * MHz: |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 836 | dpll_cfg = (struct pll_div) |
| 837 | {.refdiv = 1, .fbdiv = 50, .postdiv1 = 6, .postdiv2 = 1}; |
| 838 | break; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 839 | case 300 * MHz: |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 840 | dpll_cfg = (struct pll_div) |
| 841 | {.refdiv = 2, .fbdiv = 100, .postdiv1 = 4, .postdiv2 = 1}; |
| 842 | break; |
Jagan Teki | f0b0631 | 2019-07-16 17:27:36 +0530 | [diff] [blame] | 843 | case 400 * MHz: |
| 844 | dpll_cfg = (struct pll_div) |
| 845 | {.refdiv = 1, .fbdiv = 50, .postdiv1 = 3, .postdiv2 = 1}; |
| 846 | break; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 847 | case 666 * MHz: |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 848 | dpll_cfg = (struct pll_div) |
| 849 | {.refdiv = 2, .fbdiv = 111, .postdiv1 = 2, .postdiv2 = 1}; |
| 850 | break; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 851 | case 800 * MHz: |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 852 | dpll_cfg = (struct pll_div) |
| 853 | {.refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1}; |
| 854 | break; |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 855 | case 933 * MHz: |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 856 | dpll_cfg = (struct pll_div) |
| 857 | {.refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1}; |
| 858 | break; |
| 859 | default: |
Masahiro Yamada | 81e1042 | 2017-09-16 14:10:41 +0900 | [diff] [blame] | 860 | pr_err("Unsupported SDRAM frequency!,%ld\n", set_rate); |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 861 | } |
| 862 | rkclk_set_pll(&cru->dpll_con[0], &dpll_cfg); |
| 863 | |
| 864 | return set_rate; |
| 865 | } |
David Wu | f91b9b4 | 2017-09-20 14:38:58 +0800 | [diff] [blame] | 866 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 867 | static ulong rk3399_saradc_get_clk(struct rockchip_cru *cru) |
David Wu | f91b9b4 | 2017-09-20 14:38:58 +0800 | [diff] [blame] | 868 | { |
| 869 | u32 div, val; |
| 870 | |
| 871 | val = readl(&cru->clksel_con[26]); |
| 872 | div = bitfield_extract(val, CLK_SARADC_DIV_CON_SHIFT, |
| 873 | CLK_SARADC_DIV_CON_WIDTH); |
| 874 | |
| 875 | return DIV_TO_RATE(OSC_HZ, div); |
| 876 | } |
| 877 | |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 878 | static ulong rk3399_saradc_set_clk(struct rockchip_cru *cru, uint hz) |
David Wu | f91b9b4 | 2017-09-20 14:38:58 +0800 | [diff] [blame] | 879 | { |
| 880 | int src_clk_div; |
| 881 | |
| 882 | src_clk_div = DIV_ROUND_UP(OSC_HZ, hz) - 1; |
| 883 | assert(src_clk_div < 128); |
| 884 | |
| 885 | rk_clrsetreg(&cru->clksel_con[26], |
| 886 | CLK_SARADC_DIV_CON_MASK, |
| 887 | src_clk_div << CLK_SARADC_DIV_CON_SHIFT); |
| 888 | |
| 889 | return rk3399_saradc_get_clk(cru); |
| 890 | } |
| 891 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 892 | static ulong rk3399_clk_get_rate(struct clk *clk) |
| 893 | { |
| 894 | struct rk3399_clk_priv *priv = dev_get_priv(clk->dev); |
| 895 | ulong rate = 0; |
| 896 | |
| 897 | switch (clk->id) { |
| 898 | case 0 ... 63: |
| 899 | return 0; |
Philipp Tomsich | 78a7314 | 2017-04-25 09:52:06 +0200 | [diff] [blame] | 900 | case HCLK_SDMMC: |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 901 | case SCLK_SDMMC: |
| 902 | case SCLK_EMMC: |
| 903 | rate = rk3399_mmc_get_clk(priv->cru, clk->id); |
| 904 | break; |
| 905 | case SCLK_I2C1: |
| 906 | case SCLK_I2C2: |
| 907 | case SCLK_I2C3: |
| 908 | case SCLK_I2C5: |
| 909 | case SCLK_I2C6: |
| 910 | case SCLK_I2C7: |
| 911 | rate = rk3399_i2c_get_clk(priv->cru, clk->id); |
| 912 | break; |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 913 | case SCLK_SPI0...SCLK_SPI5: |
| 914 | rate = rk3399_spi_get_clk(priv->cru, clk->id); |
| 915 | break; |
| 916 | case SCLK_UART0: |
Christoph Muellner | e5607a0 | 2019-05-07 10:58:44 +0200 | [diff] [blame] | 917 | case SCLK_UART1: |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 918 | case SCLK_UART2: |
Christoph Muellner | e5607a0 | 2019-05-07 10:58:44 +0200 | [diff] [blame] | 919 | case SCLK_UART3: |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 920 | return 24000000; |
Philipp Tomsich | 10b594b | 2017-04-28 18:33:57 +0200 | [diff] [blame] | 921 | case PCLK_HDMI_CTRL: |
| 922 | break; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 923 | case DCLK_VOP0: |
| 924 | case DCLK_VOP1: |
| 925 | break; |
Philipp Tomsich | d10b45e | 2017-04-28 17:11:55 +0200 | [diff] [blame] | 926 | case PCLK_EFUSE1024NS: |
| 927 | break; |
David Wu | f91b9b4 | 2017-09-20 14:38:58 +0800 | [diff] [blame] | 928 | case SCLK_SARADC: |
| 929 | rate = rk3399_saradc_get_clk(priv->cru); |
| 930 | break; |
Simon Glass | d27b317 | 2019-01-21 14:53:30 -0700 | [diff] [blame] | 931 | case ACLK_VIO: |
| 932 | case ACLK_HDCP: |
| 933 | case ACLK_GIC_PRE: |
| 934 | case PCLK_DDR: |
| 935 | break; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 936 | default: |
Simon Glass | d27b317 | 2019-01-21 14:53:30 -0700 | [diff] [blame] | 937 | log_debug("Unknown clock %lu\n", clk->id); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 938 | return -ENOENT; |
| 939 | } |
| 940 | |
| 941 | return rate; |
| 942 | } |
| 943 | |
| 944 | static ulong rk3399_clk_set_rate(struct clk *clk, ulong rate) |
| 945 | { |
| 946 | struct rk3399_clk_priv *priv = dev_get_priv(clk->dev); |
| 947 | ulong ret = 0; |
| 948 | |
| 949 | switch (clk->id) { |
| 950 | case 0 ... 63: |
| 951 | return 0; |
Philipp Tomsich | 2d20a63 | 2018-01-08 14:00:27 +0100 | [diff] [blame] | 952 | |
| 953 | case ACLK_PERIHP: |
| 954 | case HCLK_PERIHP: |
| 955 | case PCLK_PERIHP: |
| 956 | return 0; |
| 957 | |
| 958 | case ACLK_PERILP0: |
| 959 | case HCLK_PERILP0: |
| 960 | case PCLK_PERILP0: |
| 961 | return 0; |
| 962 | |
| 963 | case ACLK_CCI: |
| 964 | return 0; |
| 965 | |
| 966 | case HCLK_PERILP1: |
| 967 | case PCLK_PERILP1: |
| 968 | return 0; |
| 969 | |
Philipp Tomsich | 78a7314 | 2017-04-25 09:52:06 +0200 | [diff] [blame] | 970 | case HCLK_SDMMC: |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 971 | case SCLK_SDMMC: |
| 972 | case SCLK_EMMC: |
| 973 | ret = rk3399_mmc_set_clk(priv->cru, clk->id, rate); |
| 974 | break; |
Philipp Tomsich | bfa896c | 2017-03-24 19:24:25 +0100 | [diff] [blame] | 975 | case SCLK_MAC: |
Philipp Tomsich | f4ba6ed | 2018-01-08 13:11:01 +0100 | [diff] [blame] | 976 | ret = rk3399_gmac_set_clk(priv->cru, rate); |
Philipp Tomsich | bfa896c | 2017-03-24 19:24:25 +0100 | [diff] [blame] | 977 | break; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 978 | case SCLK_I2C1: |
| 979 | case SCLK_I2C2: |
| 980 | case SCLK_I2C3: |
| 981 | case SCLK_I2C5: |
| 982 | case SCLK_I2C6: |
| 983 | case SCLK_I2C7: |
| 984 | ret = rk3399_i2c_set_clk(priv->cru, clk->id, rate); |
| 985 | break; |
Philipp Tomsich | c31ee92 | 2017-04-20 22:05:49 +0200 | [diff] [blame] | 986 | case SCLK_SPI0...SCLK_SPI5: |
| 987 | ret = rk3399_spi_set_clk(priv->cru, clk->id, rate); |
| 988 | break; |
Philipp Tomsich | 10b594b | 2017-04-28 18:33:57 +0200 | [diff] [blame] | 989 | case PCLK_HDMI_CTRL: |
| 990 | case PCLK_VIO_GRF: |
| 991 | /* the PCLK gates for video are enabled by default */ |
| 992 | break; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 993 | case DCLK_VOP0: |
| 994 | case DCLK_VOP1: |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 995 | ret = rk3399_vop_set_clk(priv->cru, clk->id, rate); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 996 | break; |
Jagan Teki | 99f0f82 | 2020-04-02 17:11:21 +0530 | [diff] [blame^] | 997 | case ACLK_VOP1: |
| 998 | case HCLK_VOP1: |
| 999 | /** |
| 1000 | * assigned-clocks handling won't require for vopl, so |
| 1001 | * return 0 to satisfy clk_set_defaults during device probe. |
| 1002 | */ |
| 1003 | return 0; |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1004 | case SCLK_DDRCLK: |
| 1005 | ret = rk3399_ddr_set_clk(priv->cru, rate); |
| 1006 | break; |
Philipp Tomsich | d10b45e | 2017-04-28 17:11:55 +0200 | [diff] [blame] | 1007 | case PCLK_EFUSE1024NS: |
| 1008 | break; |
David Wu | f91b9b4 | 2017-09-20 14:38:58 +0800 | [diff] [blame] | 1009 | case SCLK_SARADC: |
| 1010 | ret = rk3399_saradc_set_clk(priv->cru, rate); |
| 1011 | break; |
Simon Glass | d27b317 | 2019-01-21 14:53:30 -0700 | [diff] [blame] | 1012 | case ACLK_VIO: |
| 1013 | case ACLK_HDCP: |
| 1014 | case ACLK_GIC_PRE: |
| 1015 | case PCLK_DDR: |
| 1016 | return 0; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1017 | default: |
Simon Glass | d27b317 | 2019-01-21 14:53:30 -0700 | [diff] [blame] | 1018 | log_debug("Unknown clock %lu\n", clk->id); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1019 | return -ENOENT; |
| 1020 | } |
| 1021 | |
| 1022 | return ret; |
| 1023 | } |
| 1024 | |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 1025 | static int __maybe_unused rk3399_gmac_set_parent(struct clk *clk, |
| 1026 | struct clk *parent) |
Philipp Tomsich | f4ba6ed | 2018-01-08 13:11:01 +0100 | [diff] [blame] | 1027 | { |
| 1028 | struct rk3399_clk_priv *priv = dev_get_priv(clk->dev); |
| 1029 | const char *clock_output_name; |
| 1030 | int ret; |
| 1031 | |
| 1032 | /* |
| 1033 | * If the requested parent is in the same clock-controller and |
| 1034 | * the id is SCLK_MAC ("clk_gmac"), switch to the internal clock. |
| 1035 | */ |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 1036 | if (parent->dev == clk->dev && parent->id == SCLK_MAC) { |
Philipp Tomsich | f4ba6ed | 2018-01-08 13:11:01 +0100 | [diff] [blame] | 1037 | debug("%s: switching RGMII to SCLK_MAC\n", __func__); |
| 1038 | rk_clrreg(&priv->cru->clksel_con[19], BIT(4)); |
| 1039 | return 0; |
| 1040 | } |
| 1041 | |
| 1042 | /* |
| 1043 | * Otherwise, we need to check the clock-output-names of the |
| 1044 | * requested parent to see if the requested id is "clkin_gmac". |
| 1045 | */ |
| 1046 | ret = dev_read_string_index(parent->dev, "clock-output-names", |
| 1047 | parent->id, &clock_output_name); |
| 1048 | if (ret < 0) |
| 1049 | return -ENODATA; |
| 1050 | |
| 1051 | /* If this is "clkin_gmac", switch to the external clock input */ |
| 1052 | if (!strcmp(clock_output_name, "clkin_gmac")) { |
| 1053 | debug("%s: switching RGMII to CLKIN\n", __func__); |
| 1054 | rk_setreg(&priv->cru->clksel_con[19], BIT(4)); |
| 1055 | return 0; |
| 1056 | } |
| 1057 | |
| 1058 | return -EINVAL; |
| 1059 | } |
| 1060 | |
Jagan Teki | bef02a3 | 2019-07-15 23:51:10 +0530 | [diff] [blame] | 1061 | static int __maybe_unused rk3399_clk_set_parent(struct clk *clk, |
| 1062 | struct clk *parent) |
Philipp Tomsich | f4ba6ed | 2018-01-08 13:11:01 +0100 | [diff] [blame] | 1063 | { |
| 1064 | switch (clk->id) { |
| 1065 | case SCLK_RMII_SRC: |
| 1066 | return rk3399_gmac_set_parent(clk, parent); |
| 1067 | } |
| 1068 | |
| 1069 | debug("%s: unsupported clk %ld\n", __func__, clk->id); |
| 1070 | return -ENOENT; |
| 1071 | } |
| 1072 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1073 | static struct clk_ops rk3399_clk_ops = { |
| 1074 | .get_rate = rk3399_clk_get_rate, |
| 1075 | .set_rate = rk3399_clk_set_rate, |
Philipp Tomsich | 6dd2fb4 | 2018-01-25 15:27:10 +0100 | [diff] [blame] | 1076 | #if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA) |
Philipp Tomsich | f4ba6ed | 2018-01-08 13:11:01 +0100 | [diff] [blame] | 1077 | .set_parent = rk3399_clk_set_parent, |
Philipp Tomsich | 6dd2fb4 | 2018-01-25 15:27:10 +0100 | [diff] [blame] | 1078 | #endif |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1079 | }; |
| 1080 | |
Kever Yang | 05a14b0 | 2017-10-12 15:27:29 +0800 | [diff] [blame] | 1081 | #ifdef CONFIG_SPL_BUILD |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 1082 | static void rkclk_init(struct rockchip_cru *cru) |
Kever Yang | 05a14b0 | 2017-10-12 15:27:29 +0800 | [diff] [blame] | 1083 | { |
| 1084 | u32 aclk_div; |
| 1085 | u32 hclk_div; |
| 1086 | u32 pclk_div; |
| 1087 | |
Christoph Muellner | 25c7ba9 | 2018-11-30 20:32:48 +0100 | [diff] [blame] | 1088 | rk3399_configure_cpu_l(cru, APLL_L_600_MHZ); |
| 1089 | rk3399_configure_cpu_b(cru, APLL_B_600_MHZ); |
Kever Yang | 05a14b0 | 2017-10-12 15:27:29 +0800 | [diff] [blame] | 1090 | /* |
| 1091 | * some cru registers changed by bootrom, we'd better reset them to |
| 1092 | * reset/default values described in TRM to avoid confusion in kernel. |
| 1093 | * Please consider these three lines as a fix of bootrom bug. |
| 1094 | */ |
| 1095 | rk_clrsetreg(&cru->clksel_con[12], 0xffff, 0x4101); |
| 1096 | rk_clrsetreg(&cru->clksel_con[19], 0xffff, 0x033f); |
| 1097 | rk_clrsetreg(&cru->clksel_con[56], 0x0003, 0x0003); |
| 1098 | |
| 1099 | /* configure gpll cpll */ |
| 1100 | rkclk_set_pll(&cru->gpll_con[0], &gpll_init_cfg); |
| 1101 | rkclk_set_pll(&cru->cpll_con[0], &cpll_init_cfg); |
| 1102 | |
| 1103 | /* configure perihp aclk, hclk, pclk */ |
| 1104 | aclk_div = GPLL_HZ / PERIHP_ACLK_HZ - 1; |
| 1105 | assert((aclk_div + 1) * PERIHP_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f); |
| 1106 | |
| 1107 | hclk_div = PERIHP_ACLK_HZ / PERIHP_HCLK_HZ - 1; |
| 1108 | assert((hclk_div + 1) * PERIHP_HCLK_HZ == |
| 1109 | PERIHP_ACLK_HZ && (hclk_div < 0x4)); |
| 1110 | |
| 1111 | pclk_div = PERIHP_ACLK_HZ / PERIHP_PCLK_HZ - 1; |
| 1112 | assert((pclk_div + 1) * PERIHP_PCLK_HZ == |
| 1113 | PERIHP_ACLK_HZ && (pclk_div < 0x7)); |
| 1114 | |
| 1115 | rk_clrsetreg(&cru->clksel_con[14], |
| 1116 | PCLK_PERIHP_DIV_CON_MASK | HCLK_PERIHP_DIV_CON_MASK | |
| 1117 | ACLK_PERIHP_PLL_SEL_MASK | ACLK_PERIHP_DIV_CON_MASK, |
| 1118 | pclk_div << PCLK_PERIHP_DIV_CON_SHIFT | |
| 1119 | hclk_div << HCLK_PERIHP_DIV_CON_SHIFT | |
| 1120 | ACLK_PERIHP_PLL_SEL_GPLL << ACLK_PERIHP_PLL_SEL_SHIFT | |
| 1121 | aclk_div << ACLK_PERIHP_DIV_CON_SHIFT); |
| 1122 | |
| 1123 | /* configure perilp0 aclk, hclk, pclk */ |
| 1124 | aclk_div = GPLL_HZ / PERILP0_ACLK_HZ - 1; |
| 1125 | assert((aclk_div + 1) * PERILP0_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f); |
| 1126 | |
| 1127 | hclk_div = PERILP0_ACLK_HZ / PERILP0_HCLK_HZ - 1; |
| 1128 | assert((hclk_div + 1) * PERILP0_HCLK_HZ == |
| 1129 | PERILP0_ACLK_HZ && (hclk_div < 0x4)); |
| 1130 | |
| 1131 | pclk_div = PERILP0_ACLK_HZ / PERILP0_PCLK_HZ - 1; |
| 1132 | assert((pclk_div + 1) * PERILP0_PCLK_HZ == |
| 1133 | PERILP0_ACLK_HZ && (pclk_div < 0x7)); |
| 1134 | |
| 1135 | rk_clrsetreg(&cru->clksel_con[23], |
| 1136 | PCLK_PERILP0_DIV_CON_MASK | HCLK_PERILP0_DIV_CON_MASK | |
| 1137 | ACLK_PERILP0_PLL_SEL_MASK | ACLK_PERILP0_DIV_CON_MASK, |
| 1138 | pclk_div << PCLK_PERILP0_DIV_CON_SHIFT | |
| 1139 | hclk_div << HCLK_PERILP0_DIV_CON_SHIFT | |
| 1140 | ACLK_PERILP0_PLL_SEL_GPLL << ACLK_PERILP0_PLL_SEL_SHIFT | |
| 1141 | aclk_div << ACLK_PERILP0_DIV_CON_SHIFT); |
| 1142 | |
| 1143 | /* perilp1 hclk select gpll as source */ |
| 1144 | hclk_div = GPLL_HZ / PERILP1_HCLK_HZ - 1; |
| 1145 | assert((hclk_div + 1) * PERILP1_HCLK_HZ == |
| 1146 | GPLL_HZ && (hclk_div < 0x1f)); |
| 1147 | |
| 1148 | pclk_div = PERILP1_HCLK_HZ / PERILP1_HCLK_HZ - 1; |
| 1149 | assert((pclk_div + 1) * PERILP1_HCLK_HZ == |
| 1150 | PERILP1_HCLK_HZ && (hclk_div < 0x7)); |
| 1151 | |
| 1152 | rk_clrsetreg(&cru->clksel_con[25], |
| 1153 | PCLK_PERILP1_DIV_CON_MASK | HCLK_PERILP1_DIV_CON_MASK | |
| 1154 | HCLK_PERILP1_PLL_SEL_MASK, |
| 1155 | pclk_div << PCLK_PERILP1_DIV_CON_SHIFT | |
| 1156 | hclk_div << HCLK_PERILP1_DIV_CON_SHIFT | |
| 1157 | HCLK_PERILP1_PLL_SEL_GPLL << HCLK_PERILP1_PLL_SEL_SHIFT); |
| 1158 | } |
| 1159 | #endif |
| 1160 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1161 | static int rk3399_clk_probe(struct udevice *dev) |
| 1162 | { |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1163 | #ifdef CONFIG_SPL_BUILD |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1164 | struct rk3399_clk_priv *priv = dev_get_priv(dev); |
| 1165 | |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1166 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 1167 | struct rk3399_clk_plat *plat = dev_get_platdata(dev); |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1168 | |
Simon Glass | 1b1fe41 | 2017-08-29 14:15:50 -0600 | [diff] [blame] | 1169 | priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]); |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1170 | #endif |
| 1171 | rkclk_init(priv->cru); |
| 1172 | #endif |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1173 | return 0; |
| 1174 | } |
| 1175 | |
| 1176 | static int rk3399_clk_ofdata_to_platdata(struct udevice *dev) |
| 1177 | { |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1178 | #if !CONFIG_IS_ENABLED(OF_PLATDATA) |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1179 | struct rk3399_clk_priv *priv = dev_get_priv(dev); |
| 1180 | |
Philipp Tomsich | 44d7684 | 2017-09-12 17:32:24 +0200 | [diff] [blame] | 1181 | priv->cru = dev_read_addr_ptr(dev); |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1182 | #endif |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1183 | return 0; |
| 1184 | } |
| 1185 | |
| 1186 | static int rk3399_clk_bind(struct udevice *dev) |
| 1187 | { |
| 1188 | int ret; |
Kever Yang | 4fbb6c2 | 2017-11-03 15:16:13 +0800 | [diff] [blame] | 1189 | struct udevice *sys_child; |
| 1190 | struct sysreset_reg *priv; |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1191 | |
| 1192 | /* The reset driver does not have a device node, so bind it here */ |
Kever Yang | 4fbb6c2 | 2017-11-03 15:16:13 +0800 | [diff] [blame] | 1193 | ret = device_bind_driver(dev, "rockchip_sysreset", "sysreset", |
| 1194 | &sys_child); |
| 1195 | if (ret) { |
| 1196 | debug("Warning: No sysreset driver: ret=%d\n", ret); |
| 1197 | } else { |
| 1198 | priv = malloc(sizeof(struct sysreset_reg)); |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 1199 | priv->glb_srst_fst_value = offsetof(struct rockchip_cru, |
Kever Yang | 4fbb6c2 | 2017-11-03 15:16:13 +0800 | [diff] [blame] | 1200 | glb_srst_fst_value); |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 1201 | priv->glb_srst_snd_value = offsetof(struct rockchip_cru, |
Kever Yang | 4fbb6c2 | 2017-11-03 15:16:13 +0800 | [diff] [blame] | 1202 | glb_srst_snd_value); |
| 1203 | sys_child->priv = priv; |
| 1204 | } |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1205 | |
Heiko Stuebner | 416f8d3 | 2019-11-09 00:06:30 +0100 | [diff] [blame] | 1206 | #if CONFIG_IS_ENABLED(RESET_ROCKCHIP) |
Jagan Teki | 783acfd | 2020-01-09 14:22:17 +0530 | [diff] [blame] | 1207 | ret = offsetof(struct rockchip_cru, softrst_con[0]); |
Elaine Zhang | 432976f | 2017-12-19 18:22:38 +0800 | [diff] [blame] | 1208 | ret = rockchip_reset_bind(dev, ret, 21); |
| 1209 | if (ret) |
| 1210 | debug("Warning: software reset driver bind faile\n"); |
| 1211 | #endif |
| 1212 | |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1213 | return 0; |
| 1214 | } |
| 1215 | |
| 1216 | static const struct udevice_id rk3399_clk_ids[] = { |
| 1217 | { .compatible = "rockchip,rk3399-cru" }, |
| 1218 | { } |
| 1219 | }; |
| 1220 | |
| 1221 | U_BOOT_DRIVER(clk_rk3399) = { |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1222 | .name = "rockchip_rk3399_cru", |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1223 | .id = UCLASS_CLK, |
| 1224 | .of_match = rk3399_clk_ids, |
| 1225 | .priv_auto_alloc_size = sizeof(struct rk3399_clk_priv), |
| 1226 | .ofdata_to_platdata = rk3399_clk_ofdata_to_platdata, |
| 1227 | .ops = &rk3399_clk_ops, |
| 1228 | .bind = rk3399_clk_bind, |
| 1229 | .probe = rk3399_clk_probe, |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1230 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 1231 | .platdata_auto_alloc_size = sizeof(struct rk3399_clk_plat), |
| 1232 | #endif |
Kever Yang | ca19eac | 2016-07-29 10:35:25 +0800 | [diff] [blame] | 1233 | }; |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1234 | |
| 1235 | static ulong rk3399_i2c_get_pmuclk(struct rk3399_pmucru *pmucru, ulong clk_id) |
| 1236 | { |
| 1237 | u32 div, con; |
| 1238 | |
| 1239 | switch (clk_id) { |
| 1240 | case SCLK_I2C0_PMU: |
| 1241 | con = readl(&pmucru->pmucru_clksel[2]); |
| 1242 | div = I2C_CLK_DIV_VALUE(con, 0); |
| 1243 | break; |
| 1244 | case SCLK_I2C4_PMU: |
| 1245 | con = readl(&pmucru->pmucru_clksel[3]); |
| 1246 | div = I2C_CLK_DIV_VALUE(con, 4); |
| 1247 | break; |
| 1248 | case SCLK_I2C8_PMU: |
| 1249 | con = readl(&pmucru->pmucru_clksel[2]); |
| 1250 | div = I2C_CLK_DIV_VALUE(con, 8); |
| 1251 | break; |
| 1252 | default: |
| 1253 | printf("do not support this i2c bus\n"); |
| 1254 | return -EINVAL; |
| 1255 | } |
| 1256 | |
| 1257 | return DIV_TO_RATE(PPLL_HZ, div); |
| 1258 | } |
| 1259 | |
| 1260 | static ulong rk3399_i2c_set_pmuclk(struct rk3399_pmucru *pmucru, ulong clk_id, |
| 1261 | uint hz) |
| 1262 | { |
| 1263 | int src_clk_div; |
| 1264 | |
| 1265 | src_clk_div = PPLL_HZ / hz; |
| 1266 | assert(src_clk_div - 1 < 127); |
| 1267 | |
| 1268 | switch (clk_id) { |
| 1269 | case SCLK_I2C0_PMU: |
| 1270 | rk_clrsetreg(&pmucru->pmucru_clksel[2], I2C_PMUCLK_REG_MASK(0), |
| 1271 | I2C_PMUCLK_REG_VALUE(0, src_clk_div)); |
| 1272 | break; |
| 1273 | case SCLK_I2C4_PMU: |
| 1274 | rk_clrsetreg(&pmucru->pmucru_clksel[3], I2C_PMUCLK_REG_MASK(4), |
| 1275 | I2C_PMUCLK_REG_VALUE(4, src_clk_div)); |
| 1276 | break; |
| 1277 | case SCLK_I2C8_PMU: |
| 1278 | rk_clrsetreg(&pmucru->pmucru_clksel[2], I2C_PMUCLK_REG_MASK(8), |
| 1279 | I2C_PMUCLK_REG_VALUE(8, src_clk_div)); |
| 1280 | break; |
| 1281 | default: |
| 1282 | printf("do not support this i2c bus\n"); |
| 1283 | return -EINVAL; |
| 1284 | } |
| 1285 | |
| 1286 | return DIV_TO_RATE(PPLL_HZ, src_clk_div); |
| 1287 | } |
| 1288 | |
| 1289 | static ulong rk3399_pwm_get_clk(struct rk3399_pmucru *pmucru) |
| 1290 | { |
| 1291 | u32 div, con; |
| 1292 | |
| 1293 | /* PWM closk rate is same as pclk_pmu */ |
| 1294 | con = readl(&pmucru->pmucru_clksel[0]); |
| 1295 | div = con & PMU_PCLK_DIV_CON_MASK; |
| 1296 | |
| 1297 | return DIV_TO_RATE(PPLL_HZ, div); |
| 1298 | } |
| 1299 | |
| 1300 | static ulong rk3399_pmuclk_get_rate(struct clk *clk) |
| 1301 | { |
| 1302 | struct rk3399_pmuclk_priv *priv = dev_get_priv(clk->dev); |
| 1303 | ulong rate = 0; |
| 1304 | |
| 1305 | switch (clk->id) { |
Philipp Tomsich | 932908c | 2018-02-23 17:36:41 +0100 | [diff] [blame] | 1306 | case PLL_PPLL: |
| 1307 | return PPLL_HZ; |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1308 | case PCLK_RKPWM_PMU: |
| 1309 | rate = rk3399_pwm_get_clk(priv->pmucru); |
| 1310 | break; |
| 1311 | case SCLK_I2C0_PMU: |
| 1312 | case SCLK_I2C4_PMU: |
| 1313 | case SCLK_I2C8_PMU: |
| 1314 | rate = rk3399_i2c_get_pmuclk(priv->pmucru, clk->id); |
| 1315 | break; |
| 1316 | default: |
| 1317 | return -ENOENT; |
| 1318 | } |
| 1319 | |
| 1320 | return rate; |
| 1321 | } |
| 1322 | |
| 1323 | static ulong rk3399_pmuclk_set_rate(struct clk *clk, ulong rate) |
| 1324 | { |
| 1325 | struct rk3399_pmuclk_priv *priv = dev_get_priv(clk->dev); |
| 1326 | ulong ret = 0; |
| 1327 | |
| 1328 | switch (clk->id) { |
Philipp Tomsich | 932908c | 2018-02-23 17:36:41 +0100 | [diff] [blame] | 1329 | case PLL_PPLL: |
| 1330 | /* |
| 1331 | * This has already been set up and we don't want/need |
| 1332 | * to change it here. Accept the request though, as the |
| 1333 | * device-tree has this in an 'assigned-clocks' list. |
| 1334 | */ |
| 1335 | return PPLL_HZ; |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1336 | case SCLK_I2C0_PMU: |
| 1337 | case SCLK_I2C4_PMU: |
| 1338 | case SCLK_I2C8_PMU: |
| 1339 | ret = rk3399_i2c_set_pmuclk(priv->pmucru, clk->id, rate); |
| 1340 | break; |
| 1341 | default: |
| 1342 | return -ENOENT; |
| 1343 | } |
| 1344 | |
| 1345 | return ret; |
| 1346 | } |
| 1347 | |
| 1348 | static struct clk_ops rk3399_pmuclk_ops = { |
| 1349 | .get_rate = rk3399_pmuclk_get_rate, |
| 1350 | .set_rate = rk3399_pmuclk_set_rate, |
| 1351 | }; |
| 1352 | |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1353 | #ifndef CONFIG_SPL_BUILD |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1354 | static void pmuclk_init(struct rk3399_pmucru *pmucru) |
| 1355 | { |
| 1356 | u32 pclk_div; |
| 1357 | |
| 1358 | /* configure pmu pll(ppll) */ |
| 1359 | rkclk_set_pll(&pmucru->ppll_con[0], &ppll_init_cfg); |
| 1360 | |
| 1361 | /* configure pmu pclk */ |
| 1362 | pclk_div = PPLL_HZ / PMU_PCLK_HZ - 1; |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1363 | rk_clrsetreg(&pmucru->pmucru_clksel[0], |
| 1364 | PMU_PCLK_DIV_CON_MASK, |
| 1365 | pclk_div << PMU_PCLK_DIV_CON_SHIFT); |
| 1366 | } |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1367 | #endif |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1368 | |
| 1369 | static int rk3399_pmuclk_probe(struct udevice *dev) |
| 1370 | { |
Philipp Tomsich | cf0a4ba | 2017-03-24 19:24:24 +0100 | [diff] [blame] | 1371 | #if CONFIG_IS_ENABLED(OF_PLATDATA) || !defined(CONFIG_SPL_BUILD) |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1372 | struct rk3399_pmuclk_priv *priv = dev_get_priv(dev); |
Philipp Tomsich | cf0a4ba | 2017-03-24 19:24:24 +0100 | [diff] [blame] | 1373 | #endif |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1374 | |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1375 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 1376 | struct rk3399_pmuclk_plat *plat = dev_get_platdata(dev); |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1377 | |
Simon Glass | 1b1fe41 | 2017-08-29 14:15:50 -0600 | [diff] [blame] | 1378 | priv->pmucru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]); |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1379 | #endif |
| 1380 | |
| 1381 | #ifndef CONFIG_SPL_BUILD |
| 1382 | pmuclk_init(priv->pmucru); |
| 1383 | #endif |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1384 | return 0; |
| 1385 | } |
| 1386 | |
| 1387 | static int rk3399_pmuclk_ofdata_to_platdata(struct udevice *dev) |
| 1388 | { |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1389 | #if !CONFIG_IS_ENABLED(OF_PLATDATA) |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1390 | struct rk3399_pmuclk_priv *priv = dev_get_priv(dev); |
| 1391 | |
Philipp Tomsich | 44d7684 | 2017-09-12 17:32:24 +0200 | [diff] [blame] | 1392 | priv->pmucru = dev_read_addr_ptr(dev); |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1393 | #endif |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1394 | return 0; |
| 1395 | } |
| 1396 | |
Elaine Zhang | 432976f | 2017-12-19 18:22:38 +0800 | [diff] [blame] | 1397 | static int rk3399_pmuclk_bind(struct udevice *dev) |
| 1398 | { |
| 1399 | #if CONFIG_IS_ENABLED(CONFIG_RESET_ROCKCHIP) |
| 1400 | int ret; |
| 1401 | |
| 1402 | ret = offsetof(struct rk3399_pmucru, pmucru_softrst_con[0]); |
| 1403 | ret = rockchip_reset_bind(dev, ret, 2); |
| 1404 | if (ret) |
| 1405 | debug("Warning: software reset driver bind faile\n"); |
| 1406 | #endif |
| 1407 | return 0; |
| 1408 | } |
| 1409 | |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1410 | static const struct udevice_id rk3399_pmuclk_ids[] = { |
| 1411 | { .compatible = "rockchip,rk3399-pmucru" }, |
| 1412 | { } |
| 1413 | }; |
| 1414 | |
Simon Glass | d1dfea7 | 2016-10-01 20:04:51 -0600 | [diff] [blame] | 1415 | U_BOOT_DRIVER(rockchip_rk3399_pmuclk) = { |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1416 | .name = "rockchip_rk3399_pmucru", |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1417 | .id = UCLASS_CLK, |
| 1418 | .of_match = rk3399_pmuclk_ids, |
| 1419 | .priv_auto_alloc_size = sizeof(struct rk3399_pmuclk_priv), |
| 1420 | .ofdata_to_platdata = rk3399_pmuclk_ofdata_to_platdata, |
| 1421 | .ops = &rk3399_pmuclk_ops, |
| 1422 | .probe = rk3399_pmuclk_probe, |
Elaine Zhang | 432976f | 2017-12-19 18:22:38 +0800 | [diff] [blame] | 1423 | .bind = rk3399_pmuclk_bind, |
Kever Yang | e198053 | 2017-02-13 17:38:56 +0800 | [diff] [blame] | 1424 | #if CONFIG_IS_ENABLED(OF_PLATDATA) |
| 1425 | .platdata_auto_alloc_size = sizeof(struct rk3399_pmuclk_plat), |
| 1426 | #endif |
Kever Yang | e54d26a | 2016-08-12 17:47:15 +0800 | [diff] [blame] | 1427 | }; |