blob: d5b05b0b5832bce6b9e95f0133873ae8bb2a6d00 [file] [log] [blame]
Simon Glass4ecaa6d2015-08-30 16:55:37 -06001/*
2 * Copyright (c) 2013 Google, Inc
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <clk.h>
9#include <dm.h>
Simon Glass4bb9ce42016-07-04 11:58:27 -060010#include <dt-structs.h>
Simon Glass4ecaa6d2015-08-30 16:55:37 -060011#include <dwmmc.h>
12#include <errno.h>
Simon Glass4bb9ce42016-07-04 11:58:27 -060013#include <mapmem.h>
Simon Glass947fd982016-01-21 19:43:34 -070014#include <pwrseq.h>
Simon Glass4ecaa6d2015-08-30 16:55:37 -060015#include <syscon.h>
Simon Glass947fd982016-01-21 19:43:34 -070016#include <asm/gpio.h>
Simon Glass4ecaa6d2015-08-30 16:55:37 -060017#include <asm/arch/clock.h>
18#include <asm/arch/periph.h>
19#include <linux/err.h>
20
21DECLARE_GLOBAL_DATA_PTR;
22
Simon Glassae696102016-05-14 14:03:08 -060023struct rockchip_mmc_plat {
Simon Glass4bb9ce42016-07-04 11:58:27 -060024#if CONFIG_IS_ENABLED(OF_PLATDATA)
25 struct dtd_rockchip_rk3288_dw_mshc dtplat;
26#endif
Simon Glassae696102016-05-14 14:03:08 -060027 struct mmc_config cfg;
28 struct mmc mmc;
29};
30
Simon Glass4ecaa6d2015-08-30 16:55:37 -060031struct rockchip_dwmmc_priv {
Stephen Warrena9622432016-06-17 09:44:00 -060032 struct clk clk;
Simon Glass4ecaa6d2015-08-30 16:55:37 -060033 struct dwmci_host host;
Simon Glass4188d942016-07-04 11:58:26 -060034 int fifo_depth;
35 bool fifo_mode;
36 u32 minmax[2];
Simon Glass4ecaa6d2015-08-30 16:55:37 -060037};
38
39static uint rockchip_dwmmc_get_mmc_clk(struct dwmci_host *host, uint freq)
40{
41 struct udevice *dev = host->priv;
42 struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
43 int ret;
44
Stephen Warrena9622432016-06-17 09:44:00 -060045 ret = clk_set_rate(&priv->clk, freq);
Simon Glass4ecaa6d2015-08-30 16:55:37 -060046 if (ret < 0) {
Xu Ziyuanb7df12d2017-04-16 17:44:42 +080047 printf("%s: err=%d\n", __func__, ret);
Simon Glass4ecaa6d2015-08-30 16:55:37 -060048 return ret;
49 }
50
51 return freq;
52}
53
54static int rockchip_dwmmc_ofdata_to_platdata(struct udevice *dev)
55{
Simon Glass4bb9ce42016-07-04 11:58:27 -060056#if !CONFIG_IS_ENABLED(OF_PLATDATA)
Simon Glass4ecaa6d2015-08-30 16:55:37 -060057 struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
58 struct dwmci_host *host = &priv->host;
59
60 host->name = dev->name;
Simon Glassba1dea42017-05-17 17:18:05 -060061 host->ioaddr = (void *)devfdt_get_addr(dev);
Philipp Tomsich9b4c3802017-06-07 18:46:00 +020062 host->buswidth = dev_read_u32_default(dev, "bus-width", 4);
Simon Glass4ecaa6d2015-08-30 16:55:37 -060063 host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk;
64 host->priv = dev;
65
huang lin8799fc12015-11-18 09:37:25 +080066 /* use non-removeable as sdcard and emmc as judgement */
Philipp Tomsich9b4c3802017-06-07 18:46:00 +020067 if (dev_read_bool(dev, "non-removable"))
huang linb06352f2016-01-08 14:06:49 +080068 host->dev_index = 0;
69 else
huang lin8799fc12015-11-18 09:37:25 +080070 host->dev_index = 1;
Simon Glass4ecaa6d2015-08-30 16:55:37 -060071
Philipp Tomsich9b4c3802017-06-07 18:46:00 +020072 priv->fifo_depth = dev_read_u32_default(dev, "fifo-depth", 0);
73
Simon Glass4188d942016-07-04 11:58:26 -060074 if (priv->fifo_depth < 0)
75 return -EINVAL;
Philipp Tomsich9b4c3802017-06-07 18:46:00 +020076 priv->fifo_mode = dev_read_bool(dev, "fifo-mode");
Philipp Tomsich56b38d82017-04-25 09:52:07 +020077
78 /*
79 * 'clock-freq-min-max' is deprecated
80 * (see https://github.com/torvalds/linux/commit/b023030f10573de738bbe8df63d43acab64c9f7b)
81 */
Philipp Tomsich9b4c3802017-06-07 18:46:00 +020082 if (dev_read_u32_array(dev, "clock-freq-min-max", priv->minmax, 2)) {
83 int val = dev_read_u32_default(dev, "max-frequency", -EINVAL);
Philipp Tomsich56b38d82017-04-25 09:52:07 +020084
85 if (val < 0)
86 return val;
87
88 priv->minmax[0] = 400000; /* 400 kHz */
89 priv->minmax[1] = val;
90 } else {
91 debug("%s: 'clock-freq-min-max' property was deprecated.\n",
92 __func__);
93 }
Simon Glass4bb9ce42016-07-04 11:58:27 -060094#endif
Simon Glass4ecaa6d2015-08-30 16:55:37 -060095 return 0;
96}
97
98static int rockchip_dwmmc_probe(struct udevice *dev)
99{
Simon Glassae696102016-05-14 14:03:08 -0600100 struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600101 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
102 struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
103 struct dwmci_host *host = &priv->host;
Simon Glass947fd982016-01-21 19:43:34 -0700104 struct udevice *pwr_dev __maybe_unused;
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600105 int ret;
106
Simon Glass4bb9ce42016-07-04 11:58:27 -0600107#if CONFIG_IS_ENABLED(OF_PLATDATA)
108 struct dtd_rockchip_rk3288_dw_mshc *dtplat = &plat->dtplat;
109
110 host->name = dev->name;
111 host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]);
112 host->buswidth = dtplat->bus_width;
113 host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk;
114 host->priv = dev;
115 host->dev_index = 0;
116 priv->fifo_depth = dtplat->fifo_depth;
117 priv->fifo_mode = 0;
Kever Yang97087392017-06-14 16:31:46 +0800118 priv->minmax[0] = 400000; /* 400 kHz */
119 priv->minmax[1] = dtplat->max_frequency;
Simon Glass4bb9ce42016-07-04 11:58:27 -0600120
121 ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->clk);
122 if (ret < 0)
123 return ret;
124#else
Xu Ziyuanb7df12d2017-04-16 17:44:42 +0800125 ret = clk_get_by_name(dev, "ciu", &priv->clk);
Simon Glass8d32f4b2016-01-21 19:43:38 -0700126 if (ret < 0)
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600127 return ret;
Simon Glass4bb9ce42016-07-04 11:58:27 -0600128#endif
huang linb1b71cd2015-11-17 14:20:24 +0800129 host->fifoth_val = MSIZE(0x2) |
Simon Glass4188d942016-07-04 11:58:26 -0600130 RX_WMARK(priv->fifo_depth / 2 - 1) |
131 TX_WMARK(priv->fifo_depth / 2);
huang linb1b71cd2015-11-17 14:20:24 +0800132
Simon Glass4188d942016-07-04 11:58:26 -0600133 host->fifo_mode = priv->fifo_mode;
huang linb1b71cd2015-11-17 14:20:24 +0800134
Simon Glass947fd982016-01-21 19:43:34 -0700135#ifdef CONFIG_PWRSEQ
136 /* Enable power if needed */
137 ret = uclass_get_device_by_phandle(UCLASS_PWRSEQ, dev, "mmc-pwrseq",
138 &pwr_dev);
139 if (!ret) {
140 ret = pwrseq_set_power(pwr_dev, true);
141 if (ret)
142 return ret;
143 }
144#endif
Jaehoon Chungbf819d02016-09-23 19:13:16 +0900145 dwmci_setup_cfg(&plat->cfg, host, priv->minmax[1], priv->minmax[0]);
Simon Glassae696102016-05-14 14:03:08 -0600146 host->mmc = &plat->mmc;
Simon Glassae696102016-05-14 14:03:08 -0600147 host->mmc->priv = &priv->host;
Simon Glass77ca42b2016-05-01 13:52:34 -0600148 host->mmc->dev = dev;
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600149 upriv->mmc = host->mmc;
150
Simon Glassfaeef3b2016-06-12 23:30:24 -0600151 return dwmci_probe(dev);
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600152}
153
Simon Glassae696102016-05-14 14:03:08 -0600154static int rockchip_dwmmc_bind(struct udevice *dev)
155{
Simon Glassae696102016-05-14 14:03:08 -0600156 struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
Simon Glassae696102016-05-14 14:03:08 -0600157
Masahiro Yamadacdb67f32016-09-06 22:17:32 +0900158 return dwmci_bind(dev, &plat->mmc, &plat->cfg);
Simon Glassae696102016-05-14 14:03:08 -0600159}
160
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600161static const struct udevice_id rockchip_dwmmc_ids[] = {
162 { .compatible = "rockchip,rk3288-dw-mshc" },
163 { }
164};
165
166U_BOOT_DRIVER(rockchip_dwmmc_drv) = {
Simon Glass4bb9ce42016-07-04 11:58:27 -0600167 .name = "rockchip_rk3288_dw_mshc",
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600168 .id = UCLASS_MMC,
169 .of_match = rockchip_dwmmc_ids,
170 .ofdata_to_platdata = rockchip_dwmmc_ofdata_to_platdata,
Simon Glassfaeef3b2016-06-12 23:30:24 -0600171 .ops = &dm_dwmci_ops,
Simon Glassae696102016-05-14 14:03:08 -0600172 .bind = rockchip_dwmmc_bind,
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600173 .probe = rockchip_dwmmc_probe,
174 .priv_auto_alloc_size = sizeof(struct rockchip_dwmmc_priv),
Simon Glassae696102016-05-14 14:03:08 -0600175 .platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat),
Simon Glass4ecaa6d2015-08-30 16:55:37 -0600176};
Simon Glass947fd982016-01-21 19:43:34 -0700177
178#ifdef CONFIG_PWRSEQ
179static int rockchip_dwmmc_pwrseq_set_power(struct udevice *dev, bool enable)
180{
181 struct gpio_desc reset;
182 int ret;
183
184 ret = gpio_request_by_name(dev, "reset-gpios", 0, &reset, GPIOD_IS_OUT);
185 if (ret)
186 return ret;
187 dm_gpio_set_value(&reset, 1);
188 udelay(1);
189 dm_gpio_set_value(&reset, 0);
190 udelay(200);
191
192 return 0;
193}
194
195static const struct pwrseq_ops rockchip_dwmmc_pwrseq_ops = {
196 .set_power = rockchip_dwmmc_pwrseq_set_power,
197};
198
199static const struct udevice_id rockchip_dwmmc_pwrseq_ids[] = {
200 { .compatible = "mmc-pwrseq-emmc" },
201 { }
202};
203
204U_BOOT_DRIVER(rockchip_dwmmc_pwrseq_drv) = {
205 .name = "mmc_pwrseq_emmc",
206 .id = UCLASS_PWRSEQ,
207 .of_match = rockchip_dwmmc_pwrseq_ids,
208 .ops = &rockchip_dwmmc_pwrseq_ops,
209};
210#endif