blob: 5de34ad2a9d9ac5d873060527ebf9fda1523d34e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hueee86ff2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Yangbo Lubb32e682021-06-03 10:51:19 +08004 * Copyright 2019-2021 NXP
Mingkai Hueee86ff2015-10-26 19:47:52 +08005 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg2a2857b2017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu83c4ece2017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg2a2857b2017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hueee86ff2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
Mingkai Hueee86ff2015-10-26 19:47:52 +080030#define CONFIG_GICV2
31
Bharat Bhushan882b6322017-03-22 12:06:27 +053032#include <asm/arch/stream_id_lsch2.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080033#include <asm/arch/config.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080034
35/* Link Definitions */
Rajesh Bhagatb89aed42018-11-05 18:02:44 +000036#ifdef CONFIG_TFABOOT
37#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
38#else
Mingkai Hueee86ff2015-10-26 19:47:52 +080039#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatb89aed42018-11-05 18:02:44 +000040#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +080041
Mingkai Hueee86ff2015-10-26 19:47:52 +080042#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hueee86ff2015-10-26 19:47:52 +080043
Mingkai Hueee86ff2015-10-26 19:47:52 +080044#define CONFIG_VERY_BIG_RAM
45#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
46#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xief6c83952015-11-23 15:23:48 +080048#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Hueee86ff2015-10-26 19:47:52 +080049
Michael Wallef056e0f2020-06-01 21:53:26 +020050#define CPU_RELEASE_ADDR secondary_boot_addr
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080051
Mingkai Hueee86ff2015-10-26 19:47:52 +080052/* Generic Timer Definitions */
53#define COUNTER_FREQUENCY 25000000 /* 25MHz */
54
55/* Size of malloc() pool */
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
57
58/* Serial Port */
Mingkai Hueee86ff2015-10-26 19:47:52 +080059#define CONFIG_SYS_NS16550_SERIAL
60#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080061#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hueee86ff2015-10-26 19:47:52 +080062
Mingkai Hueee86ff2015-10-26 19:47:52 +080063#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
64
Gong Qianyuf671f6c2015-10-26 19:47:56 +080065/* SD boot SPL */
66#ifdef CONFIG_SD_BOOT
Gong Qianyuf671f6c2015-10-26 19:47:56 +080067
Ruchika Guptad6b89202017-04-17 18:07:17 +053068#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080069#define CONFIG_SPL_STACK 0x1001e000
70#define CONFIG_SPL_PAD_TO 0x1d000
71
York Sunf7eed6b2017-09-28 08:42:16 -070072#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuf671f6c2015-10-26 19:47:56 +080074#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sunf7eed6b2017-09-28 08:42:16 -070075#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080076#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptad6b89202017-04-17 18:07:17 +053077
Udit Agarwal22ec2382019-11-07 16:11:32 +000078#ifdef CONFIG_NXP_ESBC
Ruchika Guptad6b89202017-04-17 18:07:17 +053079#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
80/*
81 * HDR would be appended at end of image and copied to DDR along
82 * with U-Boot image. Here u-boot max. size is 512K. So if binary
83 * size increases then increase this size in case of secure boot as
84 * it uses raw u-boot image instead of fit image.
85 */
86#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
87#else
88#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +000089#endif /* ifdef CONFIG_NXP_ESBC */
Gong Qianyuf671f6c2015-10-26 19:47:56 +080090#endif
91
Gong Qianyu8168a0f2015-10-26 19:47:53 +080092/* NAND SPL */
93#ifdef CONFIG_NAND_BOOT
94#define CONFIG_SPL_PBL_PAD
Gong Qianyu8168a0f2015-10-26 19:47:53 +080095#define CONFIG_SPL_MAX_SIZE 0x1a000
96#define CONFIG_SPL_STACK 0x1001d000
97#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
98#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
99#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
100#define CONFIG_SPL_BSS_START_ADDR 0x80100000
101#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
102#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptaba688752017-04-17 18:07:18 +0530103
Udit Agarwal22ec2382019-11-07 16:11:32 +0000104#ifdef CONFIG_NXP_ESBC
Ruchika Guptaba688752017-04-17 18:07:18 +0530105#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal22ec2382019-11-07 16:11:32 +0000106#endif /* ifdef CONFIG_NXP_ESBC */
Ruchika Guptaba688752017-04-17 18:07:18 +0530107
108#ifdef CONFIG_U_BOOT_HDR_SIZE
109/*
110 * HDR would be appended at end of image and copied to DDR along
111 * with U-Boot image. Here u-boot max. size is 512K. So if binary
112 * size increases then increase this size in case of secure boot as
113 * it uses raw u-boot image instead of fit image.
114 */
115#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
116#else
117#define CONFIG_SYS_MONITOR_LEN 0x100000
118#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
119
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800120#endif
121
Biwen Li46de4002021-02-05 19:01:56 +0800122/* GPIO */
123#ifdef CONFIG_DM_GPIO
124#ifndef CONFIG_MPC8XXX_GPIO
125#define CONFIG_MPC8XXX_GPIO
126#endif
127#endif
128
Mingkai Hueee86ff2015-10-26 19:47:52 +0800129/* IFC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530130#ifndef SPL_NO_IFC
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000131#if defined(CONFIG_TFABOOT) || \
132 (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
Mingkai Hueee86ff2015-10-26 19:47:52 +0800133#define CONFIG_FSL_IFC
134/*
135 * CONFIG_SYS_FLASH_BASE has the final address (core view)
136 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
137 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
138 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
139 */
140#define CONFIG_SYS_FLASH_BASE 0x60000000
141#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
142#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
143
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900144#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Hueee86ff2015-10-26 19:47:52 +0800145#define CONFIG_SYS_FLASH_QUIET_TEST
146#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
147#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800148#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530149#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800150
151/* I2C */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200152#if !CONFIG_IS_ENABLED(DM_I2C)
Biwen Li014460b2020-02-05 22:02:16 +0800153#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
154#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
155#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
156#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
157#else
158#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
159#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
160#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800161
162/* PCIe */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530163#ifndef SPL_NO_PCIE
Mingkai Hueee86ff2015-10-26 19:47:52 +0800164#define CONFIG_PCIE1 /* PCIE controller 1 */
165#define CONFIG_PCIE2 /* PCIE controller 2 */
166#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800167
Mingkai Hueee86ff2015-10-26 19:47:52 +0800168#ifdef CONFIG_PCI
Mingkai Hueee86ff2015-10-26 19:47:52 +0800169#define CONFIG_PCI_SCAN_SHOW
Mingkai Hueee86ff2015-10-26 19:47:52 +0800170#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530171#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800172
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800173/* DSPI */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530174#ifndef SPL_NO_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800175#ifdef CONFIG_FSL_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800176#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
177#define CONFIG_SPI_FLASH_SST /* cs1 */
178#define CONFIG_SPI_FLASH_EON /* cs2 */
Gong Qianyu760df892016-01-25 15:16:06 +0800179#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530180#endif
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800181
Shaohui Xie04643262015-10-26 19:47:54 +0800182/* FMan ucode */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530183#ifndef SPL_NO_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800184#define CONFIG_SYS_DPAA_FMAN
185#ifdef CONFIG_SYS_DPAA_FMAN
186#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
187
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000188#ifdef CONFIG_TFABOOT
189#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
190#define CONFIG_SYS_QE_FW_ADDR 0x940000
191
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000192
193#else
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800194#ifdef CONFIG_NAND_BOOT
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800195/* Store Fman ucode at offeset 0x900000(72 blocks). */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800196#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800197#elif defined(CONFIG_SD_BOOT)
198/*
199 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
200 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800201 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800202 */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800203#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiangff124382018-12-05 17:01:42 +0800204#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800205#elif defined(CONFIG_QSPI_BOOT)
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800206#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu760df892016-01-25 15:16:06 +0800207#else
Shaohui Xie04643262015-10-26 19:47:54 +0800208/* FMan fireware Pre-load address */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800209#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800210#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu760df892016-01-25 15:16:06 +0800211#endif
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000212#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800213#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
214#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
215#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530216#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800217
Mingkai Hueee86ff2015-10-26 19:47:52 +0800218/* Miscellaneous configurable options */
219#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800220
221#define CONFIG_HWCONFIG
222#define HWCONFIG_BUFFER_SIZE 128
223
Sumit Garg2a2857b2017-03-30 09:52:38 +0530224#ifndef SPL_NO_MISC
Shengzhou Liu9d662542017-06-08 15:59:48 +0800225#ifndef CONFIG_SPL_BUILD
226#define BOOT_TARGET_DEVICES(func) \
227 func(MMC, mmc, 0) \
Mian Yousaf Kaukab6519df72019-01-29 16:38:40 +0100228 func(USB, usb, 0) \
229 func(DHCP, dhcp, na)
Shengzhou Liu9d662542017-06-08 15:59:48 +0800230#include <config_distro_bootcmd.h>
231#endif
232
Mingkai Hueee86ff2015-10-26 19:47:52 +0800233/* Initial environment variables */
234#define CONFIG_EXTRA_ENV_SETTINGS \
235 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hueee86ff2015-10-26 19:47:52 +0800236 "fdt_high=0xffffffffffffffff\0" \
237 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800238 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530239 "kernel_addr=0x61000000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800240 "scriptaddr=0x80000000\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530241 "scripthdraddr=0x80080000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800242 "fdtheader_addr_r=0x80100000\0" \
243 "kernelheader_addr_r=0x80200000\0" \
244 "kernel_addr_r=0x81000000\0" \
Wen He335b3862018-11-20 16:55:25 +0800245 "kernel_start=0x1000000\0" \
246 "kernelheader_start=0x800000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800247 "fdt_addr_r=0x90000000\0" \
248 "load_addr=0xa0000000\0" \
Manish Tomar8d388012020-11-05 14:08:55 +0530249 "kernelheader_addr=0x60600000\0" \
Qianyu Gong2758edf2016-03-15 16:35:57 +0800250 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530251 "kernelheader_size=0x40000\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800252 "kernel_addr_sd=0x8000\0" \
253 "kernel_size_sd=0x14000\0" \
Manish Tomar8d388012020-11-05 14:08:55 +0530254 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530255 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800256 "console=ttyS0,115200\0" \
York Sunf7eed6b2017-09-28 08:42:16 -0700257 "boot_os=y\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400258 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800259 BOOTENV \
260 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530261 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800262 "scan_dev_for_boot_part=" \
263 "part list ${devtype} ${devnum} devplist; " \
264 "env exists devplist || setenv devplist 1; " \
265 "for distro_bootpart in ${devplist}; do " \
266 "if fstype ${devtype} " \
267 "${devnum}:${distro_bootpart} " \
268 "bootfstype; then " \
269 "run scan_dev_for_boot; " \
270 "fi; " \
271 "done\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530272 "boot_a_script=" \
273 "load ${devtype} ${devnum}:${distro_bootpart} " \
274 "${scriptaddr} ${prefix}${script}; " \
275 "env exists secureboot && load ${devtype} " \
276 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000277 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
278 "env exists secureboot " \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530279 "&& esbc_validate ${scripthdraddr};" \
280 "source ${scriptaddr}\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800281 "qspi_bootcmd=echo Trying load from qspi..;" \
282 "sf probe && sf read $load_addr " \
Wen Hecabe55c2019-11-14 15:08:15 +0800283 "$kernel_start $kernel_size; env exists secureboot " \
284 "&& sf read $kernelheader_addr_r $kernelheader_start " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530285 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
286 "bootm $load_addr#$board\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800287 "nor_bootcmd=echo Trying load from nor..;" \
288 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530289 "$kernel_size; env exists secureboot " \
290 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
291 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
292 "bootm $load_addr#$board\0" \
Wen He335b3862018-11-20 16:55:25 +0800293 "nand_bootcmd=echo Trying load from NAND..;" \
294 "nand info; nand read $load_addr " \
295 "$kernel_start $kernel_size; env exists secureboot " \
296 "&& nand read $kernelheader_addr_r $kernelheader_start " \
297 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
298 "bootm $load_addr#$board\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800299 "sd_bootcmd=echo Trying load from SD ..;" \
300 "mmcinfo; mmc read $load_addr " \
301 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530302 "env exists secureboot && mmc read $kernelheader_addr_r " \
303 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
304 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800305 "bootm $load_addr#$board\0"
306
Wenbin Song1738ca72016-07-21 18:55:16 +0800307
Shengzhou Liu9d662542017-06-08 15:59:48 +0800308#undef CONFIG_BOOTCOMMAND
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000309#ifdef CONFIG_TFABOOT
310#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
311 "env exists secureboot && esbc_halt;"
312#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
313 "env exists secureboot && esbc_halt;"
314#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
315 "env exists secureboot && esbc_halt;"
Pankit Garg69210722018-12-27 04:37:53 +0000316#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
317 "env exists secureboot && esbc_halt;"
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000318#else
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800319#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530320#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
321 "env exists secureboot && esbc_halt;"
Shengzhou Liu42862752017-11-09 17:57:55 +0800322#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530323#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
324 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800325#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530326#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
327 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800328#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530329#endif
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000330#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800331
332/* Monitor Command Prompt */
333#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530334
Mingkai Hueee86ff2015-10-26 19:47:52 +0800335#define CONFIG_SYS_MAXARGS 64 /* max command args */
336
337#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
338
Simon Glass89e0a3a2017-05-17 08:23:10 -0600339#include <asm/arch/soc.h>
340
Mingkai Hueee86ff2015-10-26 19:47:52 +0800341#endif /* __LS1043A_COMMON_H */