blob: c63c5e3403ad1787e80a1e3ce312f65d4e02c91a [file] [log] [blame]
Mingkai Hueee86ff2015-10-26 19:47:52 +08001/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg2a2857b2017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
25#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
26#define SPL_NO_IFC
27#endif
28
Mingkai Hueee86ff2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
Mingkai Hueee86ff2015-10-26 19:47:52 +080031#define CONFIG_LS1043A
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080032#define CONFIG_MP
Mingkai Hueee86ff2015-10-26 19:47:52 +080033#define CONFIG_GICV2
34
Bharat Bhushan882b6322017-03-22 12:06:27 +053035#include <asm/arch/stream_id_lsch2.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080036#include <asm/arch/config.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080037
38/* Link Definitions */
39#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
40
41#define CONFIG_SUPPORT_RAW_INITRD
42
43#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hueee86ff2015-10-26 19:47:52 +080044
Mingkai Hueee86ff2015-10-26 19:47:52 +080045#define CONFIG_VERY_BIG_RAM
46#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
47#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xief6c83952015-11-23 15:23:48 +080049#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Hueee86ff2015-10-26 19:47:52 +080050
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080051#define CPU_RELEASE_ADDR secondary_boot_func
52
Mingkai Hueee86ff2015-10-26 19:47:52 +080053/* Generic Timer Definitions */
54#define COUNTER_FREQUENCY 25000000 /* 25MHz */
55
56/* Size of malloc() pool */
57#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
58
59/* Serial Port */
60#define CONFIG_CONS_INDEX 1
Mingkai Hueee86ff2015-10-26 19:47:52 +080061#define CONFIG_SYS_NS16550_SERIAL
62#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080063#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hueee86ff2015-10-26 19:47:52 +080064
Mingkai Hueee86ff2015-10-26 19:47:52 +080065#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
66
Gong Qianyuf671f6c2015-10-26 19:47:56 +080067/* SD boot SPL */
68#ifdef CONFIG_SD_BOOT
69#define CONFIG_SPL_FRAMEWORK
70#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
71#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyuf671f6c2015-10-26 19:47:56 +080072
73#define CONFIG_SPL_TEXT_BASE 0x10000000
Ruchika Guptad6b89202017-04-17 18:07:17 +053074#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080075#define CONFIG_SPL_STACK 0x1001e000
76#define CONFIG_SPL_PAD_TO 0x1d000
77
78#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
79 CONFIG_SYS_MONITOR_LEN)
80#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
81#define CONFIG_SPL_BSS_START_ADDR 0x80100000
82#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptad6b89202017-04-17 18:07:17 +053083
84#ifdef CONFIG_SECURE_BOOT
85#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
86/*
87 * HDR would be appended at end of image and copied to DDR along
88 * with U-Boot image. Here u-boot max. size is 512K. So if binary
89 * size increases then increase this size in case of secure boot as
90 * it uses raw u-boot image instead of fit image.
91 */
92#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
93#else
94#define CONFIG_SYS_MONITOR_LEN 0x100000
95#endif /* ifdef CONFIG_SECURE_BOOT */
Gong Qianyuf671f6c2015-10-26 19:47:56 +080096#endif
97
Gong Qianyu8168a0f2015-10-26 19:47:53 +080098/* NAND SPL */
99#ifdef CONFIG_NAND_BOOT
100#define CONFIG_SPL_PBL_PAD
101#define CONFIG_SPL_FRAMEWORK
102#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
103#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800104#define CONFIG_SPL_TEXT_BASE 0x10000000
105#define CONFIG_SPL_MAX_SIZE 0x1a000
106#define CONFIG_SPL_STACK 0x1001d000
107#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
108#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
109#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
110#define CONFIG_SPL_BSS_START_ADDR 0x80100000
111#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
112#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
113#define CONFIG_SYS_MONITOR_LEN 0xa0000
114#endif
115
Mingkai Hueee86ff2015-10-26 19:47:52 +0800116/* IFC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530117#ifndef SPL_NO_IFC
Qianyu Gong138a36a2016-01-25 15:16:07 +0800118#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800119#define CONFIG_FSL_IFC
120/*
121 * CONFIG_SYS_FLASH_BASE has the final address (core view)
122 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
123 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
124 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
125 */
126#define CONFIG_SYS_FLASH_BASE 0x60000000
127#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
128#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
129
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900130#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Hueee86ff2015-10-26 19:47:52 +0800131#define CONFIG_FLASH_CFI_DRIVER
132#define CONFIG_SYS_FLASH_CFI
133#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
134#define CONFIG_SYS_FLASH_QUIET_TEST
135#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
136#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800137#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530138#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800139
140/* I2C */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800141#define CONFIG_SYS_I2C
142#define CONFIG_SYS_I2C_MXC
143#define CONFIG_SYS_I2C_MXC_I2C1
144#define CONFIG_SYS_I2C_MXC_I2C2
145#define CONFIG_SYS_I2C_MXC_I2C3
146#define CONFIG_SYS_I2C_MXC_I2C4
147
148/* PCIe */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530149#ifndef SPL_NO_PCIE
Mingkai Hueee86ff2015-10-26 19:47:52 +0800150#define CONFIG_PCIE1 /* PCIE controller 1 */
151#define CONFIG_PCIE2 /* PCIE controller 2 */
152#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800153
Mingkai Hueee86ff2015-10-26 19:47:52 +0800154#ifdef CONFIG_PCI
155#define CONFIG_NET_MULTI
Mingkai Hueee86ff2015-10-26 19:47:52 +0800156#define CONFIG_PCI_SCAN_SHOW
157#define CONFIG_CMD_PCI
158#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530159#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800160
161/* Command line configuration */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530162#ifndef SPL_NO_ENV
Mingkai Hueee86ff2015-10-26 19:47:52 +0800163#define CONFIG_CMD_ENV
Sumit Garg2a2857b2017-03-30 09:52:38 +0530164#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800165
Yangbo Luda6121b2015-10-26 19:47:55 +0800166/* MMC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530167#ifndef SPL_NO_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800168#ifdef CONFIG_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800169#define CONFIG_FSL_ESDHC
170#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Luda6121b2015-10-26 19:47:55 +0800171#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530172#endif
Yangbo Luda6121b2015-10-26 19:47:55 +0800173
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800174/* DSPI */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530175#ifndef SPL_NO_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800176#define CONFIG_FSL_DSPI
177#ifdef CONFIG_FSL_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800178#define CONFIG_DM_SPI_FLASH
179#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
180#define CONFIG_SPI_FLASH_SST /* cs1 */
181#define CONFIG_SPI_FLASH_EON /* cs2 */
Qianyu Gong138a36a2016-01-25 15:16:07 +0800182#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800183#define CONFIG_SF_DEFAULT_BUS 1
184#define CONFIG_SF_DEFAULT_CS 0
185#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800186#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530187#endif
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800188
Shaohui Xie04643262015-10-26 19:47:54 +0800189/* FMan ucode */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530190#ifndef SPL_NO_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800191#define CONFIG_SYS_DPAA_FMAN
192#ifdef CONFIG_SYS_DPAA_FMAN
193#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
194
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800195#ifdef CONFIG_NAND_BOOT
196/* Store Fman ucode at offeset 0x160000(11 blocks). */
197#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
198#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800199#elif defined(CONFIG_SD_BOOT)
200/*
201 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
202 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
203 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
204 */
205#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
206#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
207#elif defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800208#define CONFIG_SYS_QE_FW_IN_SPIFLASH
209#define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000
210#define CONFIG_ENV_SPI_BUS 0
211#define CONFIG_ENV_SPI_CS 0
212#define CONFIG_ENV_SPI_MAX_HZ 1000000
213#define CONFIG_ENV_SPI_MODE 0x03
214#else
Shaohui Xie04643262015-10-26 19:47:54 +0800215#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
216/* FMan fireware Pre-load address */
217#define CONFIG_SYS_FMAN_FW_ADDR 0x60300000
Gong Qianyu760df892016-01-25 15:16:06 +0800218#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800219#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
220#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
221#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530222#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800223
Mingkai Hueee86ff2015-10-26 19:47:52 +0800224/* Miscellaneous configurable options */
225#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800226
227#define CONFIG_HWCONFIG
228#define HWCONFIG_BUFFER_SIZE 128
229
Sumit Garg2a2857b2017-03-30 09:52:38 +0530230#ifndef SPL_NO_MISC
Wenbin Song1738ca72016-07-21 18:55:16 +0800231#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
232#define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
233 "5m(kernel),1m(dtb),9m(file_system)"
234#else
Wenbin Song94ac15f2017-03-24 18:05:48 +0800235#define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \
236 "2m@0x100000(nor_bank0_uboot),"\
237 "40m@0x1100000(nor_bank0_fit)," \
238 "7m(nor_bank0_user)," \
239 "2m@0x4100000(nor_bank4_uboot)," \
240 "40m@0x5100000(nor_bank4_fit),"\
241 "-(nor_bank4_user);" \
242 "7e800000.flash:" \
Wenbin Song1738ca72016-07-21 18:55:16 +0800243 "1m(nand_uboot),1m(nand_uboot_env)," \
244 "20m(nand_fit);spi0.0:1m(uboot)," \
245 "5m(kernel),1m(dtb),9m(file_system)"
246#endif
247
Mingkai Hueee86ff2015-10-26 19:47:52 +0800248/* Initial environment variables */
249#define CONFIG_EXTRA_ENV_SETTINGS \
250 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
251 "loadaddr=0x80100000\0" \
Mingkai Hueee86ff2015-10-26 19:47:52 +0800252 "fdt_high=0xffffffffffffffff\0" \
253 "initrd_high=0xffffffffffffffff\0" \
Qianyu Gong2758edf2016-03-15 16:35:57 +0800254 "kernel_start=0x61100000\0" \
255 "kernel_load=0xa0000000\0" \
256 "kernel_size=0x2800000\0" \
Wenbin Song1738ca72016-07-21 18:55:16 +0800257 "console=ttyS0,115200\0" \
258 "mtdparts=" MTDPARTS_DEFAULT "\0"
Mingkai Hueee86ff2015-10-26 19:47:52 +0800259
260#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
Wenbin Song1738ca72016-07-21 18:55:16 +0800261 "earlycon=uart8250,mmio,0x21c0500 " \
262 MTDPARTS_DEFAULT
263
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800264#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
265#define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
266 "e0000 f00000 && bootm $kernel_load"
267#else
Mingkai Hueee86ff2015-10-26 19:47:52 +0800268#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
269 "$kernel_size && bootm $kernel_load"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800270#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530271#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800272
273/* Monitor Command Prompt */
274#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800275#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
276 sizeof(CONFIG_SYS_PROMPT) + 16)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800277#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
278#define CONFIG_SYS_LONGHELP
Sumit Garg2a2857b2017-03-30 09:52:38 +0530279
280#ifndef SPL_NO_MISC
Mingkai Hueee86ff2015-10-26 19:47:52 +0800281#define CONFIG_CMDLINE_EDITING 1
Sumit Garg2a2857b2017-03-30 09:52:38 +0530282#endif
283
Mingkai Hueee86ff2015-10-26 19:47:52 +0800284#define CONFIG_AUTO_COMPLETE
285#define CONFIG_SYS_MAXARGS 64 /* max command args */
286
287#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
288
Aneesh Bansal962021a2016-01-22 16:37:22 +0530289/* Hash command with SHA acceleration supported in hardware */
290#ifdef CONFIG_FSL_CAAM
291#define CONFIG_CMD_HASH
292#define CONFIG_SHA_HW_ACCEL
293#endif
294
Mingkai Hueee86ff2015-10-26 19:47:52 +0800295#endif /* __LS1043A_COMMON_H */