Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2015 Freescale Semiconductor |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #ifndef __LS1043A_COMMON_H |
| 7 | #define __LS1043A_COMMON_H |
| 8 | |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 9 | /* SPL build */ |
| 10 | #ifdef CONFIG_SPL_BUILD |
| 11 | #define SPL_NO_FMAN |
| 12 | #define SPL_NO_DSPI |
| 13 | #define SPL_NO_PCIE |
| 14 | #define SPL_NO_ENV |
| 15 | #define SPL_NO_MISC |
| 16 | #define SPL_NO_USB |
| 17 | #define SPL_NO_SATA |
| 18 | #define SPL_NO_QE |
| 19 | #define SPL_NO_EEPROM |
| 20 | #endif |
| 21 | #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT)) |
| 22 | #define SPL_NO_MMC |
| 23 | #endif |
Yangbo Lu | 83c4ece | 2017-09-15 09:51:58 +0800 | [diff] [blame] | 24 | #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI)) |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 25 | #define SPL_NO_IFC |
| 26 | #endif |
| 27 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 28 | #define CONFIG_REMAKE_ELF |
| 29 | #define CONFIG_FSL_LAYERSCAPE |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 30 | #define CONFIG_GICV2 |
| 31 | |
Bharat Bhushan | 882b632 | 2017-03-22 12:06:27 +0530 | [diff] [blame] | 32 | #include <asm/arch/stream_id_lsch2.h> |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 33 | #include <asm/arch/config.h> |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 34 | |
| 35 | /* Link Definitions */ |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 36 | #ifdef CONFIG_TFABOOT |
| 37 | #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE |
| 38 | #else |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 39 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0) |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 40 | #endif |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 41 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 42 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 43 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 44 | #define CONFIG_VERY_BIG_RAM |
| 45 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000 |
| 46 | #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
| 47 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
Shaohui Xie | f6c8395 | 2015-11-23 15:23:48 +0800 | [diff] [blame] | 48 | #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 49 | |
Hou Zhiqiang | c7098fa | 2015-10-26 19:47:57 +0800 | [diff] [blame] | 50 | #define CPU_RELEASE_ADDR secondary_boot_func |
| 51 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 52 | /* Generic Timer Definitions */ |
| 53 | #define COUNTER_FREQUENCY 25000000 /* 25MHz */ |
| 54 | |
| 55 | /* Size of malloc() pool */ |
| 56 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024) |
| 57 | |
| 58 | /* Serial Port */ |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 59 | #define CONFIG_SYS_NS16550_SERIAL |
| 60 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
Hou Zhiqiang | 3f91cda | 2017-01-10 16:44:15 +0800 | [diff] [blame] | 61 | #define CONFIG_SYS_NS16550_CLK (get_serial_clock()) |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 62 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 63 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } |
| 64 | |
Gong Qianyu | f671f6c | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 65 | /* SD boot SPL */ |
| 66 | #ifdef CONFIG_SD_BOOT |
Gong Qianyu | f671f6c | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 67 | |
| 68 | #define CONFIG_SPL_TEXT_BASE 0x10000000 |
Ruchika Gupta | d6b8920 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 69 | #define CONFIG_SPL_MAX_SIZE 0x17000 |
Gong Qianyu | f671f6c | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 70 | #define CONFIG_SPL_STACK 0x1001e000 |
| 71 | #define CONFIG_SPL_PAD_TO 0x1d000 |
| 72 | |
York Sun | f7eed6b | 2017-09-28 08:42:16 -0700 | [diff] [blame] | 73 | #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \ |
| 74 | CONFIG_SPL_BSS_MAX_SIZE) |
Gong Qianyu | f671f6c | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 75 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
York Sun | f7eed6b | 2017-09-28 08:42:16 -0700 | [diff] [blame] | 76 | #define CONFIG_SPL_BSS_START_ADDR 0x8f000000 |
Gong Qianyu | f671f6c | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 77 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
Ruchika Gupta | d6b8920 | 2017-04-17 18:07:17 +0530 | [diff] [blame] | 78 | |
| 79 | #ifdef CONFIG_SECURE_BOOT |
| 80 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 81 | /* |
| 82 | * HDR would be appended at end of image and copied to DDR along |
| 83 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 84 | * size increases then increase this size in case of secure boot as |
| 85 | * it uses raw u-boot image instead of fit image. |
| 86 | */ |
| 87 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
| 88 | #else |
| 89 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
| 90 | #endif /* ifdef CONFIG_SECURE_BOOT */ |
Gong Qianyu | f671f6c | 2015-10-26 19:47:56 +0800 | [diff] [blame] | 91 | #endif |
| 92 | |
Gong Qianyu | 8168a0f | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 93 | /* NAND SPL */ |
| 94 | #ifdef CONFIG_NAND_BOOT |
| 95 | #define CONFIG_SPL_PBL_PAD |
Gong Qianyu | 8168a0f | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 96 | #define CONFIG_SPL_TEXT_BASE 0x10000000 |
| 97 | #define CONFIG_SPL_MAX_SIZE 0x1a000 |
| 98 | #define CONFIG_SPL_STACK 0x1001d000 |
| 99 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
| 100 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE |
| 101 | #define CONFIG_SYS_SPL_MALLOC_START 0x80200000 |
| 102 | #define CONFIG_SPL_BSS_START_ADDR 0x80100000 |
| 103 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 |
| 104 | #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 |
Ruchika Gupta | ba68875 | 2017-04-17 18:07:18 +0530 | [diff] [blame] | 105 | |
| 106 | #ifdef CONFIG_SECURE_BOOT |
| 107 | #define CONFIG_U_BOOT_HDR_SIZE (16 << 10) |
| 108 | #endif /* ifdef CONFIG_SECURE_BOOT */ |
| 109 | |
| 110 | #ifdef CONFIG_U_BOOT_HDR_SIZE |
| 111 | /* |
| 112 | * HDR would be appended at end of image and copied to DDR along |
| 113 | * with U-Boot image. Here u-boot max. size is 512K. So if binary |
| 114 | * size increases then increase this size in case of secure boot as |
| 115 | * it uses raw u-boot image instead of fit image. |
| 116 | */ |
| 117 | #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE) |
| 118 | #else |
| 119 | #define CONFIG_SYS_MONITOR_LEN 0x100000 |
| 120 | #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */ |
| 121 | |
Gong Qianyu | 8168a0f | 2015-10-26 19:47:53 +0800 | [diff] [blame] | 122 | #endif |
| 123 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 124 | /* IFC */ |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 125 | #ifndef SPL_NO_IFC |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 126 | #if defined(CONFIG_TFABOOT) || \ |
| 127 | (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)) |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 128 | #define CONFIG_FSL_IFC |
| 129 | /* |
| 130 | * CONFIG_SYS_FLASH_BASE has the final address (core view) |
| 131 | * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view) |
| 132 | * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address |
| 133 | * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting |
| 134 | */ |
| 135 | #define CONFIG_SYS_FLASH_BASE 0x60000000 |
| 136 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE |
| 137 | #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 |
| 138 | |
Masahiro Yamada | 8cea9b5 | 2017-02-11 22:43:54 +0900 | [diff] [blame] | 139 | #ifdef CONFIG_MTD_NOR_FLASH |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 140 | #define CONFIG_SYS_FLASH_QUIET_TEST |
| 141 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ |
| 142 | #endif |
Gong Qianyu | 760df89 | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 143 | #endif |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 144 | #endif |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 145 | |
| 146 | /* I2C */ |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 147 | #define CONFIG_SYS_I2C |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 148 | |
| 149 | /* PCIe */ |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 150 | #ifndef SPL_NO_PCIE |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 151 | #define CONFIG_PCIE1 /* PCIE controller 1 */ |
| 152 | #define CONFIG_PCIE2 /* PCIE controller 2 */ |
| 153 | #define CONFIG_PCIE3 /* PCIE controller 3 */ |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 154 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 155 | #ifdef CONFIG_PCI |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 156 | #define CONFIG_PCI_SCAN_SHOW |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 157 | #endif |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 158 | #endif |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 159 | |
| 160 | /* Command line configuration */ |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 161 | |
Yangbo Lu | da6121b | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 162 | /* MMC */ |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 163 | #ifndef SPL_NO_MMC |
Yangbo Lu | da6121b | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 164 | #ifdef CONFIG_MMC |
Yangbo Lu | da6121b | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 165 | #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 |
Yangbo Lu | da6121b | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 166 | #endif |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 167 | #endif |
Yangbo Lu | da6121b | 2015-10-26 19:47:55 +0800 | [diff] [blame] | 168 | |
Gong Qianyu | 51c18dc | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 169 | /* DSPI */ |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 170 | #ifndef SPL_NO_DSPI |
Gong Qianyu | 51c18dc | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 171 | #define CONFIG_FSL_DSPI |
| 172 | #ifdef CONFIG_FSL_DSPI |
Gong Qianyu | 51c18dc | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 173 | #define CONFIG_DM_SPI_FLASH |
| 174 | #define CONFIG_SPI_FLASH_STMICRO /* cs0 */ |
| 175 | #define CONFIG_SPI_FLASH_SST /* cs1 */ |
| 176 | #define CONFIG_SPI_FLASH_EON /* cs2 */ |
Qianyu Gong | 138a36a | 2016-01-25 15:16:07 +0800 | [diff] [blame] | 177 | #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI) |
Gong Qianyu | 51c18dc | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 178 | #define CONFIG_SF_DEFAULT_BUS 1 |
| 179 | #define CONFIG_SF_DEFAULT_CS 0 |
| 180 | #endif |
Gong Qianyu | 760df89 | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 181 | #endif |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 182 | #endif |
Gong Qianyu | 51c18dc | 2016-01-25 15:16:05 +0800 | [diff] [blame] | 183 | |
Shaohui Xie | 0464326 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 184 | /* FMan ucode */ |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 185 | #ifndef SPL_NO_FMAN |
Shaohui Xie | 0464326 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 186 | #define CONFIG_SYS_DPAA_FMAN |
| 187 | #ifdef CONFIG_SYS_DPAA_FMAN |
| 188 | #define CONFIG_SYS_FM_MURAM_SIZE 0x60000 |
| 189 | |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 190 | #ifdef CONFIG_TFABOOT |
| 191 | #define CONFIG_SYS_FMAN_FW_ADDR 0x900000 |
| 192 | #define CONFIG_SYS_QE_FW_ADDR 0x940000 |
| 193 | |
| 194 | #define CONFIG_ENV_SPI_BUS 0 |
| 195 | #define CONFIG_ENV_SPI_CS 0 |
| 196 | #define CONFIG_ENV_SPI_MAX_HZ 1000000 |
| 197 | #define CONFIG_ENV_SPI_MODE 0x03 |
| 198 | |
| 199 | #else |
Qianyu Gong | c80a20c | 2016-04-01 17:52:52 +0800 | [diff] [blame] | 200 | #ifdef CONFIG_NAND_BOOT |
Alison Wang | b5b8bfa | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 201 | /* Store Fman ucode at offeset 0x900000(72 blocks). */ |
Qianyu Gong | c80a20c | 2016-04-01 17:52:52 +0800 | [diff] [blame] | 202 | #define CONFIG_SYS_QE_FMAN_FW_IN_NAND |
Alison Wang | b5b8bfa | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 203 | #define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE) |
Qianyu Gong | 9a207ca | 2016-04-01 17:52:53 +0800 | [diff] [blame] | 204 | #elif defined(CONFIG_SD_BOOT) |
| 205 | /* |
| 206 | * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is |
| 207 | * about 1MB (2040 blocks), Env is stored after the image, and the env size is |
Alison Wang | b5b8bfa | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 208 | * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800). |
Qianyu Gong | 9a207ca | 2016-04-01 17:52:53 +0800 | [diff] [blame] | 209 | */ |
| 210 | #define CONFIG_SYS_QE_FMAN_FW_IN_MMC |
Alison Wang | b5b8bfa | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 211 | #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800) |
Zhao Qiang | ff12438 | 2018-12-05 17:01:42 +0800 | [diff] [blame^] | 212 | #define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00) |
Qianyu Gong | 9a207ca | 2016-04-01 17:52:53 +0800 | [diff] [blame] | 213 | #elif defined(CONFIG_QSPI_BOOT) |
Gong Qianyu | 760df89 | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 214 | #define CONFIG_SYS_QE_FW_IN_SPIFLASH |
Alison Wang | b5b8bfa | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 215 | #define CONFIG_SYS_FMAN_FW_ADDR 0x40900000 |
Gong Qianyu | 760df89 | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 216 | #define CONFIG_ENV_SPI_BUS 0 |
| 217 | #define CONFIG_ENV_SPI_CS 0 |
| 218 | #define CONFIG_ENV_SPI_MAX_HZ 1000000 |
| 219 | #define CONFIG_ENV_SPI_MODE 0x03 |
| 220 | #else |
Shaohui Xie | 0464326 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 221 | #define CONFIG_SYS_QE_FMAN_FW_IN_NOR |
| 222 | /* FMan fireware Pre-load address */ |
Alison Wang | b5b8bfa | 2017-05-16 10:45:58 +0800 | [diff] [blame] | 223 | #define CONFIG_SYS_FMAN_FW_ADDR 0x60900000 |
Zhao Qiang | 82cd8c6 | 2017-05-25 09:47:40 +0800 | [diff] [blame] | 224 | #define CONFIG_SYS_QE_FW_ADDR 0x60940000 |
Gong Qianyu | 760df89 | 2016-01-25 15:16:06 +0800 | [diff] [blame] | 225 | #endif |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 226 | #endif |
Shaohui Xie | 0464326 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 227 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
| 228 | #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH) |
| 229 | #endif |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 230 | #endif |
Shaohui Xie | 0464326 | 2015-10-26 19:47:54 +0800 | [diff] [blame] | 231 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 232 | /* Miscellaneous configurable options */ |
| 233 | #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000) |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 234 | |
| 235 | #define CONFIG_HWCONFIG |
| 236 | #define HWCONFIG_BUFFER_SIZE 128 |
| 237 | |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 238 | #ifndef SPL_NO_MISC |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 239 | #ifndef CONFIG_SPL_BUILD |
| 240 | #define BOOT_TARGET_DEVICES(func) \ |
| 241 | func(MMC, mmc, 0) \ |
| 242 | func(USB, usb, 0) |
| 243 | #include <config_distro_bootcmd.h> |
| 244 | #endif |
| 245 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 246 | /* Initial environment variables */ |
| 247 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 248 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 249 | "fdt_high=0xffffffffffffffff\0" \ |
| 250 | "initrd_high=0xffffffffffffffff\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 251 | "fdt_addr=0x64f00000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 252 | "kernel_addr=0x61000000\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 253 | "scriptaddr=0x80000000\0" \ |
Sumit Garg | 9cbcc4d | 2017-06-05 23:51:51 +0530 | [diff] [blame] | 254 | "scripthdraddr=0x80080000\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 255 | "fdtheader_addr_r=0x80100000\0" \ |
| 256 | "kernelheader_addr_r=0x80200000\0" \ |
| 257 | "kernel_addr_r=0x81000000\0" \ |
Wen He | 335b386 | 2018-11-20 16:55:25 +0800 | [diff] [blame] | 258 | "kernel_start=0x1000000\0" \ |
| 259 | "kernelheader_start=0x800000\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 260 | "fdt_addr_r=0x90000000\0" \ |
| 261 | "load_addr=0xa0000000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 262 | "kernelheader_addr=0x60800000\0" \ |
Qianyu Gong | 2758edf | 2016-03-15 16:35:57 +0800 | [diff] [blame] | 263 | "kernel_size=0x2800000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 264 | "kernelheader_size=0x40000\0" \ |
Shengzhou Liu | 4286275 | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 265 | "kernel_addr_sd=0x8000\0" \ |
| 266 | "kernel_size_sd=0x14000\0" \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 267 | "kernelhdr_addr_sd=0x4000\0" \ |
| 268 | "kernelhdr_size_sd=0x10\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 269 | "console=ttyS0,115200\0" \ |
York Sun | f7eed6b | 2017-09-28 08:42:16 -0700 | [diff] [blame] | 270 | "boot_os=y\0" \ |
Tom Rini | 5ad8e11 | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 271 | "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 272 | BOOTENV \ |
| 273 | "boot_scripts=ls1043ardb_boot.scr\0" \ |
Sumit Garg | 9cbcc4d | 2017-06-05 23:51:51 +0530 | [diff] [blame] | 274 | "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 275 | "scan_dev_for_boot_part=" \ |
| 276 | "part list ${devtype} ${devnum} devplist; " \ |
| 277 | "env exists devplist || setenv devplist 1; " \ |
| 278 | "for distro_bootpart in ${devplist}; do " \ |
| 279 | "if fstype ${devtype} " \ |
| 280 | "${devnum}:${distro_bootpart} " \ |
| 281 | "bootfstype; then " \ |
| 282 | "run scan_dev_for_boot; " \ |
| 283 | "fi; " \ |
| 284 | "done\0" \ |
Sumit Garg | 9cbcc4d | 2017-06-05 23:51:51 +0530 | [diff] [blame] | 285 | "scan_dev_for_boot=" \ |
| 286 | "echo Scanning ${devtype} " \ |
| 287 | "${devnum}:${distro_bootpart}...; " \ |
| 288 | "for prefix in ${boot_prefixes}; do " \ |
| 289 | "run scan_dev_for_scripts; " \ |
| 290 | "done;\0" \ |
| 291 | "boot_a_script=" \ |
| 292 | "load ${devtype} ${devnum}:${distro_bootpart} " \ |
| 293 | "${scriptaddr} ${prefix}${script}; " \ |
| 294 | "env exists secureboot && load ${devtype} " \ |
| 295 | "${devnum}:${distro_bootpart} " \ |
| 296 | "${scripthdraddr} ${prefix}${boot_script_hdr} " \ |
| 297 | "&& esbc_validate ${scripthdraddr};" \ |
| 298 | "source ${scriptaddr}\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 299 | "qspi_bootcmd=echo Trying load from qspi..;" \ |
| 300 | "sf probe && sf read $load_addr " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 301 | "$kernel_addr $kernel_size; env exists secureboot " \ |
| 302 | "&& sf read $kernelheader_addr_r $kernelheader_addr " \ |
| 303 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 304 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 305 | "nor_bootcmd=echo Trying load from nor..;" \ |
| 306 | "cp.b $kernel_addr $load_addr " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 307 | "$kernel_size; env exists secureboot " \ |
| 308 | "&& cp.b $kernelheader_addr $kernelheader_addr_r " \ |
| 309 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 310 | "bootm $load_addr#$board\0" \ |
Wen He | 335b386 | 2018-11-20 16:55:25 +0800 | [diff] [blame] | 311 | "nand_bootcmd=echo Trying load from NAND..;" \ |
| 312 | "nand info; nand read $load_addr " \ |
| 313 | "$kernel_start $kernel_size; env exists secureboot " \ |
| 314 | "&& nand read $kernelheader_addr_r $kernelheader_start " \ |
| 315 | "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \ |
| 316 | "bootm $load_addr#$board\0" \ |
Shengzhou Liu | 4286275 | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 317 | "sd_bootcmd=echo Trying load from SD ..;" \ |
| 318 | "mmcinfo; mmc read $load_addr " \ |
| 319 | "$kernel_addr_sd $kernel_size_sd && " \ |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 320 | "env exists secureboot && mmc read $kernelheader_addr_r " \ |
| 321 | "$kernelhdr_addr_sd $kernelhdr_size_sd " \ |
| 322 | " && esbc_validate ${kernelheader_addr_r};" \ |
Shengzhou Liu | 4286275 | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 323 | "bootm $load_addr#$board\0" |
| 324 | |
Wenbin Song | 1738ca7 | 2016-07-21 18:55:16 +0800 | [diff] [blame] | 325 | |
Shengzhou Liu | 9d66254 | 2017-06-08 15:59:48 +0800 | [diff] [blame] | 326 | #undef CONFIG_BOOTCOMMAND |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 327 | #ifdef CONFIG_TFABOOT |
| 328 | #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \ |
| 329 | "env exists secureboot && esbc_halt;" |
| 330 | #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \ |
| 331 | "env exists secureboot && esbc_halt;" |
| 332 | #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \ |
| 333 | "env exists secureboot && esbc_halt;" |
Pankit Garg | 6921072 | 2018-12-27 04:37:53 +0000 | [diff] [blame] | 334 | #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \ |
| 335 | "env exists secureboot && esbc_halt;" |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 336 | #else |
Qianyu Gong | baacecb | 2016-04-25 16:53:53 +0800 | [diff] [blame] | 337 | #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI) |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 338 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \ |
| 339 | "env exists secureboot && esbc_halt;" |
Shengzhou Liu | 4286275 | 2017-11-09 17:57:55 +0800 | [diff] [blame] | 340 | #elif defined(CONFIG_SD_BOOT) |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 341 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \ |
| 342 | "env exists secureboot && esbc_halt;" |
Qianyu Gong | baacecb | 2016-04-25 16:53:53 +0800 | [diff] [blame] | 343 | #else |
Vinitha Pillai-B57223 | 0c6e10a | 2017-11-22 10:38:35 +0530 | [diff] [blame] | 344 | #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \ |
| 345 | "env exists secureboot && esbc_halt;" |
Qianyu Gong | baacecb | 2016-04-25 16:53:53 +0800 | [diff] [blame] | 346 | #endif |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 347 | #endif |
Rajesh Bhagat | b89aed4 | 2018-11-05 18:02:44 +0000 | [diff] [blame] | 348 | #endif |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 349 | |
| 350 | /* Monitor Command Prompt */ |
| 351 | #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */ |
Sumit Garg | 2a2857b | 2017-03-30 09:52:38 +0530 | [diff] [blame] | 352 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 353 | #define CONFIG_SYS_MAXARGS 64 /* max command args */ |
| 354 | |
| 355 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ |
| 356 | |
Simon Glass | 89e0a3a | 2017-05-17 08:23:10 -0600 | [diff] [blame] | 357 | #include <asm/arch/soc.h> |
| 358 | |
Mingkai Hu | eee86ff | 2015-10-26 19:47:52 +0800 | [diff] [blame] | 359 | #endif /* __LS1043A_COMMON_H */ |