blob: d56349b7f3ead1ab92667ffcf654bafad600dee2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Ley Foon Tancfd0c542017-04-26 02:44:43 +08002/*
3 * Copyright (C) 2016-2017 Intel Corporation
Ley Foon Tancfd0c542017-04-26 02:44:43 +08004 */
5
6#include <altera.h>
7#include <common.h>
8#include <errno.h>
9#include <fdtdec.h>
10#include <miiphy.h>
11#include <netdev.h>
12#include <ns16550.h>
13#include <watchdog.h>
14#include <asm/arch/misc.h>
15#include <asm/arch/pinmux.h>
16#include <asm/arch/reset_manager.h>
Ley Foon Tan2b963522018-06-01 16:13:19 +080017#include <asm/arch/reset_manager_arria10.h>
Ley Foon Tancfd0c542017-04-26 02:44:43 +080018#include <asm/arch/sdram_arria10.h>
19#include <asm/arch/system_manager.h>
20#include <asm/arch/nic301.h>
21#include <asm/io.h>
22#include <asm/pl310.h>
23
24#define PINMUX_UART0_TX_SHARED_IO_OFFSET_Q1_3 0x08
25#define PINMUX_UART0_TX_SHARED_IO_OFFSET_Q2_11 0x58
26#define PINMUX_UART0_TX_SHARED_IO_OFFSET_Q3_3 0x68
27#define PINMUX_UART1_TX_SHARED_IO_OFFSET_Q1_7 0x18
28#define PINMUX_UART1_TX_SHARED_IO_OFFSET_Q3_7 0x78
29#define PINMUX_UART1_TX_SHARED_IO_OFFSET_Q4_3 0x98
30
Ang, Chee Hongff14f162018-12-19 18:35:15 -080031/*
32 * FPGA programming support for SoC FPGA Arria 10
33 */
34static Altera_desc altera_fpga[] = {
35 {
36 /* Family */
37 Altera_SoCFPGA,
38 /* Interface type */
39 fast_passive_parallel,
40 /* No limitation as additional data will be ignored */
41 -1,
42 /* No device function table */
43 NULL,
44 /* Base interface address specified in driver */
45 NULL,
46 /* No cookie implementation */
47 0
48 },
49};
50
Ley Foon Tancfd0c542017-04-26 02:44:43 +080051#if defined(CONFIG_SPL_BUILD)
52static struct pl310_regs *const pl310 =
53 (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
54static const struct socfpga_noc_fw_ocram *noc_fw_ocram_base =
55 (void *)SOCFPGA_SDR_FIREWALL_OCRAM_ADDRESS;
Ley Foon Tancfd0c542017-04-26 02:44:43 +080056
Ley Foon Tancfd0c542017-04-26 02:44:43 +080057/*
58+ * This function initializes security policies to be consistent across
59+ * all logic units in the Arria 10.
60+ *
61+ * The idea is to set all security policies to be normal, nonsecure
62+ * for all units.
63+ */
Marek Vasut8fdb4192018-08-18 19:11:52 +020064void socfpga_init_security_policies(void)
Ley Foon Tancfd0c542017-04-26 02:44:43 +080065{
66 /* Put OCRAM in non-secure */
67 writel(0x003f0000, &noc_fw_ocram_base->region0);
68 writel(0x1, &noc_fw_ocram_base->enable);
Marek Vasut3e034a32018-07-12 15:34:23 +020069
70 /* Put DDR in non-secure */
71 writel(0xffff0000, SOCFPGA_SDR_FIREWALL_L3_ADDRESS + 0xc);
72 writel(0x1, SOCFPGA_SDR_FIREWALL_L3_ADDRESS);
73
74 /* Enable priviledged and non-priviledged access to L4 peripherals */
75 writel(~0, SOCFPGA_NOC_L4_PRIV_FLT_OFST);
76
77 /* Enable secure and non-secure transactions to bridges */
78 writel(~0, SOCFPGA_NOC_FW_H2F_SCR_OFST);
79 writel(~0, SOCFPGA_NOC_FW_H2F_SCR_OFST + 4);
80
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080081 writel(0x0007FFFF,
82 socfpga_get_sysmgr_addr() + SYSMGR_A10_ECC_INTMASK_SET);
Ley Foon Tancfd0c542017-04-26 02:44:43 +080083}
84
Marek Vasut8fdb4192018-08-18 19:11:52 +020085void socfpga_sdram_remap_zero(void)
Ley Foon Tancfd0c542017-04-26 02:44:43 +080086{
Ley Foon Tancfd0c542017-04-26 02:44:43 +080087 /* Configure the L2 controller to make SDRAM start at 0 */
88 writel(0x1, &pl310->pl310_addr_filter_start);
Ley Foon Tancfd0c542017-04-26 02:44:43 +080089}
Marek Vasut8fdb4192018-08-18 19:11:52 +020090#endif
91
Ley Foon Tancfd0c542017-04-26 02:44:43 +080092int arch_early_init_r(void)
93{
Marek Vasut8fdb4192018-08-18 19:11:52 +020094 /* Add device descriptor to FPGA device table */
Ang, Chee Hongff14f162018-12-19 18:35:15 -080095 socfpga_fpga_add(&altera_fpga[0]);
Marek Vasut8fdb4192018-08-18 19:11:52 +020096
Ley Foon Tancfd0c542017-04-26 02:44:43 +080097 return 0;
98}
Ley Foon Tancfd0c542017-04-26 02:44:43 +080099
100/*
Ley Foon Tancfd0c542017-04-26 02:44:43 +0800101 * Print CPU information
102 */
103#if defined(CONFIG_DISPLAY_CPUINFO)
104int print_cpuinfo(void)
105{
Ley Foon Tan3d3a8602019-11-08 10:38:20 +0800106 const u32 bootinfo = readl(socfpga_get_sysmgr_addr() +
107 SYSMGR_A10_BOOTINFO);
108 const u32 bsel = SYSMGR_GET_BOOTINFO_BSEL(bootinfo);
Ley Foon Tancfd0c542017-04-26 02:44:43 +0800109
110 puts("CPU: Altera SoCFPGA Arria 10\n");
111
112 printf("BOOT: %s\n", bsel_str[bsel].name);
113 return 0;
114}
115#endif
116
Marek Vasut713a8a22019-04-16 22:28:08 +0200117void do_bridge_reset(int enable, unsigned int mask)
Ley Foon Tan2b963522018-06-01 16:13:19 +0800118{
119 if (enable)
120 socfpga_reset_deassert_bridges_handoff();
121 else
122 socfpga_bridges_reset();
123}