Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Keystone2: DDR3 initialization |
| 3 | * |
| 4 | * (C) Copyright 2012-2014 |
| 5 | * Texas Instruments Incorporated, <www.ti.com> |
| 6 | * |
| 7 | * SPDX-License-Identifier: GPL-2.0+ |
| 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 11 | #include "ddr3_cfg.h" |
Khoronzhuk, Ivan | 50df5cc | 2014-07-09 19:48:40 +0300 | [diff] [blame] | 12 | #include <asm/arch/ddr3.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 13 | #include <asm/arch/hardware.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 14 | |
| 15 | struct pll_init_data ddr3a_333 = DDR3_PLL_333(A); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 16 | struct pll_init_data ddr3a_400 = DDR3_PLL_400(A); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 17 | |
Vitaly Andrianov | a9554d6 | 2015-02-11 14:07:58 -0500 | [diff] [blame] | 18 | u32 ddr3_init(void) |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 19 | { |
Vitaly Andrianov | a9554d6 | 2015-02-11 14:07:58 -0500 | [diff] [blame] | 20 | u32 ddr3_size; |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 21 | struct ddr3_spd_cb spd_cb; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 22 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 23 | if (ddr3_get_dimm_params_from_spd(&spd_cb)) { |
| 24 | printf("Sorry, I don't know how to configure DDR3A.\n" |
| 25 | "Bye :(\n"); |
| 26 | for (;;) |
| 27 | ; |
| 28 | } |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 29 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 30 | printf("Detected SO-DIMM [%s]\n", spd_cb.dimm_name); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 31 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 32 | if ((cpu_revision() > 1) || |
| 33 | (__raw_readl(KS2_RSTCTRL_RSTYPE) & 0x1)) { |
| 34 | printf("DDR3 speed %d\n", spd_cb.ddrspdclock); |
| 35 | if (spd_cb.ddrspdclock == 1600) |
| 36 | init_pll(&ddr3a_400); |
| 37 | else |
| 38 | init_pll(&ddr3a_333); |
| 39 | } |
Hao Zhang | d6c508c | 2014-07-09 19:48:41 +0300 | [diff] [blame] | 40 | |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 41 | if (cpu_revision() > 0) { |
| 42 | if (cpu_revision() > 1) { |
| 43 | /* PG 2.0 */ |
| 44 | /* Reset DDR3A PHY after PLL enabled */ |
| 45 | ddr3_reset_ddrphy(); |
| 46 | spd_cb.phy_cfg.zq0cr1 |= 0x10000; |
| 47 | spd_cb.phy_cfg.zq1cr1 |= 0x10000; |
| 48 | spd_cb.phy_cfg.zq2cr1 |= 0x10000; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 49 | } |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 50 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &spd_cb.phy_cfg); |
| 51 | |
| 52 | ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, &spd_cb.emif_cfg); |
| 53 | |
| 54 | ddr3_size = spd_cb.ddr_size_gbyte; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 55 | } else { |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 56 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &spd_cb.phy_cfg); |
| 57 | spd_cb.emif_cfg.sdcfg |= 0x1000; |
| 58 | ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, &spd_cb.emif_cfg); |
| 59 | ddr3_size = spd_cb.ddr_size_gbyte / 2; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 60 | } |
Vitaly Andrianov | ead26f6 | 2016-03-04 10:36:42 -0600 | [diff] [blame] | 61 | printf("DRAM: %d GiB (includes reported below)\n", ddr3_size); |
Murali Karicheri | 39f4520 | 2014-09-10 15:54:59 +0300 | [diff] [blame] | 62 | |
| 63 | /* Apply the workaround for PG 1.0 and 1.1 Silicons */ |
| 64 | if (cpu_revision() <= 1) |
| 65 | ddr3_err_reset_workaround(); |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame] | 66 | |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame] | 67 | return ddr3_size; |
| 68 | } |