Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Keystone2: DDR3 initialization |
| 3 | * |
| 4 | * (C) Copyright 2012-2014 |
| 5 | * Texas Instruments Incorporated, <www.ti.com> |
| 6 | * |
| 7 | * SPDX-License-Identifier: GPL-2.0+ |
| 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 11 | #include "ddr3_cfg.h" |
Khoronzhuk, Ivan | 50df5cc | 2014-07-09 19:48:40 +0300 | [diff] [blame] | 12 | #include <asm/arch/ddr3.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 13 | #include <asm/arch/hardware.h> |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 14 | |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame^] | 15 | static int ddr3_size; |
| 16 | |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 17 | struct pll_init_data ddr3a_333 = DDR3_PLL_333(A); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 18 | struct pll_init_data ddr3a_400 = DDR3_PLL_400(A); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 19 | |
Khoronzhuk, Ivan | 50df5cc | 2014-07-09 19:48:40 +0300 | [diff] [blame] | 20 | void ddr3_init(void) |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 21 | { |
| 22 | char dimm_name[32]; |
| 23 | |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 24 | ddr3_get_dimm_params(dimm_name); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 25 | |
| 26 | printf("Detected SO-DIMM [%s]\n", dimm_name); |
| 27 | |
| 28 | if (!strcmp(dimm_name, "18KSF1G72HZ-1G6E2 ")) { |
| 29 | init_pll(&ddr3a_400); |
| 30 | if (cpu_revision() > 0) { |
Hao Zhang | d6c508c | 2014-07-09 19:48:41 +0300 | [diff] [blame] | 31 | if (cpu_revision() > 1) { |
| 32 | /* PG 2.0 */ |
| 33 | /* Reset DDR3A PHY after PLL enabled */ |
| 34 | ddr3_reset_ddrphy(); |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 35 | ddr3phy_1600_8g.zq0cr1 |= 0x10000; |
| 36 | ddr3phy_1600_8g.zq1cr1 |= 0x10000; |
| 37 | ddr3phy_1600_8g.zq2cr1 |= 0x10000; |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 38 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 39 | &ddr3phy_1600_8g); |
Hao Zhang | d6c508c | 2014-07-09 19:48:41 +0300 | [diff] [blame] | 40 | } else { |
| 41 | /* PG 1.1 */ |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 42 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 43 | &ddr3phy_1600_8g); |
Hao Zhang | d6c508c | 2014-07-09 19:48:41 +0300 | [diff] [blame] | 44 | } |
| 45 | |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 46 | ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 47 | &ddr3_1600_8g); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 48 | printf("DRAM: Capacity 8 GiB (includes reported below)\n"); |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame^] | 49 | ddr3_size = 8; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 50 | } else { |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 51 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &ddr3phy_1600_8g); |
| 52 | ddr3_1600_8g.sdcfg |= 0x1000; |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 53 | ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 54 | &ddr3_1600_8g); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 55 | printf("DRAM: Capacity 4 GiB (includes reported below)\n"); |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame^] | 56 | ddr3_size = 4; |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 57 | } |
| 58 | } else if (!strcmp(dimm_name, "SQR-SD3T-2G1333SED")) { |
| 59 | init_pll(&ddr3a_333); |
| 60 | if (cpu_revision() > 0) { |
Hao Zhang | d6c508c | 2014-07-09 19:48:41 +0300 | [diff] [blame] | 61 | if (cpu_revision() > 1) { |
| 62 | /* PG 2.0 */ |
| 63 | /* Reset DDR3A PHY after PLL enabled */ |
| 64 | ddr3_reset_ddrphy(); |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 65 | ddr3phy_1333_2g.zq0cr1 |= 0x10000; |
| 66 | ddr3phy_1333_2g.zq1cr1 |= 0x10000; |
| 67 | ddr3phy_1333_2g.zq2cr1 |= 0x10000; |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 68 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 69 | &ddr3phy_1333_2g); |
Hao Zhang | d6c508c | 2014-07-09 19:48:41 +0300 | [diff] [blame] | 70 | } else { |
| 71 | /* PG 1.1 */ |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 72 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 73 | &ddr3phy_1333_2g); |
Hao Zhang | d6c508c | 2014-07-09 19:48:41 +0300 | [diff] [blame] | 74 | } |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 75 | ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 76 | &ddr3_1333_2g); |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame^] | 77 | ddr3_size = 2; |
| 78 | printf("DRAM: 2 GiB"); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 79 | } else { |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 80 | ddr3_init_ddrphy(KS2_DDR3A_DDRPHYC, &ddr3phy_1333_2g); |
| 81 | ddr3_1333_2g.sdcfg |= 0x1000; |
Khoronzhuk, Ivan | d5cb1bb | 2014-07-09 23:44:44 +0300 | [diff] [blame] | 82 | ddr3_init_ddremif(KS2_DDR3A_EMIF_CTRL_BASE, |
Hao Zhang | 7f8406d | 2014-07-09 23:44:49 +0300 | [diff] [blame] | 83 | &ddr3_1333_2g); |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame^] | 84 | ddr3_size = 1; |
| 85 | printf("DRAM: 1 GiB"); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 86 | } |
| 87 | } else { |
| 88 | printf("Unknown SO-DIMM. Cannot configure DDR3\n"); |
| 89 | while (1) |
| 90 | ; |
| 91 | } |
Murali Karicheri | 39f4520 | 2014-09-10 15:54:59 +0300 | [diff] [blame] | 92 | |
| 93 | /* Apply the workaround for PG 1.0 and 1.1 Silicons */ |
| 94 | if (cpu_revision() <= 1) |
| 95 | ddr3_err_reset_workaround(); |
Vitaly Andrianov | 7bcf4d6 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 96 | } |
Vitaly Andrianov | 1917301 | 2014-10-22 17:47:58 +0300 | [diff] [blame^] | 97 | |
| 98 | /** |
| 99 | * ddr3_get_size - return ddr3 size in GiB |
| 100 | */ |
| 101 | int ddr3_get_size(void) |
| 102 | { |
| 103 | return ddr3_size; |
| 104 | } |