blob: aad9df282ecce191f2146c1df092eff057488add [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chen-Yu Tsai3a045422014-10-03 20:16:25 +08002/*
3 * sun6i specific clock code
4 *
5 * (C) Copyright 2007-2012
6 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
7 * Tom Cubie <tangliang@allwinnertech.com>
8 *
9 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080010 */
11
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080012#include <asm/io.h>
13#include <asm/arch/clock.h>
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +080014#include <asm/arch/prcm.h>
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080015#include <asm/arch/sys_proto.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060016#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060017#include <linux/delay.h>
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080018
Hans de Goedec27d68d2014-10-25 20:16:33 +020019#ifdef CONFIG_SPL_BUILD
20void clock_init_safe(void)
21{
22 struct sunxi_ccm_reg * const ccm =
23 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Andre Przywara79b59ef2017-01-02 11:48:25 +000024
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -050025#if !defined(CONFIG_MACH_SUNXI_H3_H5) && !defined(CONFIG_MACH_SUN50I) && \
26 !defined(CONFIG_MACH_SUNIV)
Hans de Goedec27d68d2014-10-25 20:16:33 +020027 struct sunxi_prcm_reg * const prcm =
28 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
29
30 /* Set PLL ldo voltage without this PLL6 does not work properly */
31 clrsetbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK,
32 PRCM_PLL_CTRL_LDO_KEY);
33 clrsetbits_le32(&prcm->pll_ctrl1, ~PRCM_PLL_CTRL_LDO_KEY_MASK,
34 PRCM_PLL_CTRL_LDO_DIGITAL_EN | PRCM_PLL_CTRL_LDO_ANALOG_EN |
35 PRCM_PLL_CTRL_EXT_OSC_EN | PRCM_PLL_CTRL_LDO_OUT_L(1140));
36 clrbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK);
Andre Przywara79b59ef2017-01-02 11:48:25 +000037#endif
Hans de Goedec27d68d2014-10-25 20:16:33 +020038
Jernej Skrabec9b4ca922017-03-27 19:22:31 +020039#if defined(CONFIG_MACH_SUN8I_R40) || defined(CONFIG_MACH_SUN50I)
Chen-Yu Tsai5eddcbb2016-11-30 16:54:34 +080040 /* Set PLL lock enable bits and switch to old lock mode */
41 writel(GENMASK(12, 0), &ccm->pll_lock_ctrl);
42#endif
43
Hans de Goedec27d68d2014-10-25 20:16:33 +020044 clock_set_pll1(408000000);
45
Hans de Goedec27d68d2014-10-25 20:16:33 +020046 writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
Siarhei Siamashka2b8bd912015-11-20 07:07:48 +020047 while (!(readl(&ccm->pll6_cfg) & CCM_PLL6_CTRL_LOCK))
48 ;
49
50 writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div);
Hans de Goedec27d68d2014-10-25 20:16:33 +020051
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -050052 if (!IS_ENABLED(CONFIG_MACH_SUNIV)) {
53 writel(MBUS_CLK_DEFAULT, &ccm->mbus0_clk_cfg);
54 if (IS_ENABLED(CONFIG_MACH_SUN6I))
55 writel(MBUS_CLK_DEFAULT, &ccm->mbus1_clk_cfg);
56 }
Icenowy Zheng32796612017-05-01 14:31:56 +080057
58#if defined(CONFIG_MACH_SUN8I_R40) && defined(CONFIG_SUNXI_AHCI)
59 setbits_le32(&ccm->sata_pll_cfg, CCM_SATA_PLL_DEFAULT);
60 setbits_le32(&ccm->ahb_reset0_cfg, 0x1 << AHB_GATE_OFFSET_SATA);
61 setbits_le32(&ccm->ahb_gate0, 0x1 << AHB_GATE_OFFSET_SATA);
62 setbits_le32(&ccm->sata_clk_cfg, CCM_SATA_CTRL_ENABLE);
63#endif
Hans de Goedec27d68d2014-10-25 20:16:33 +020064}
Andre Przywaraa9aab242022-11-28 00:02:56 +000065#endif /* CONFIG_SPL_BUILD */
Hans de Goedec27d68d2014-10-25 20:16:33 +020066
Chen-Yu Tsai6daddfe2016-01-06 15:13:07 +080067void clock_init_sec(void)
68{
Andre Przywara5fb97432017-02-16 01:20:27 +000069#ifdef CONFIG_MACH_SUNXI_H3_H5
Chen-Yu Tsai6daddfe2016-01-06 15:13:07 +080070 struct sunxi_ccm_reg * const ccm =
71 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Icenowy Zheng883b3c02017-07-20 14:00:32 +080072 struct sunxi_prcm_reg * const prcm =
73 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
Chen-Yu Tsai6daddfe2016-01-06 15:13:07 +080074
75 setbits_le32(&ccm->ccu_sec_switch,
76 CCM_SEC_SWITCH_MBUS_NONSEC |
77 CCM_SEC_SWITCH_BUS_NONSEC |
78 CCM_SEC_SWITCH_PLL_NONSEC);
Icenowy Zheng883b3c02017-07-20 14:00:32 +080079 setbits_le32(&prcm->prcm_sec_switch,
80 PRCM_SEC_SWITCH_APB0_CLK_NONSEC |
81 PRCM_SEC_SWITCH_PLL_CFG_NONSEC |
82 PRCM_SEC_SWITCH_PWR_GATE_NONSEC);
Chen-Yu Tsai6daddfe2016-01-06 15:13:07 +080083#endif
84}
85
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080086void clock_init_uart(void)
87{
Hans de Goede627bc692015-01-14 19:28:38 +010088#if CONFIG_CONS_INDEX < 5
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080089 struct sunxi_ccm_reg *const ccm =
90 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
91
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -050092#ifdef CONFIG_MACH_SUNIV
93 /* suniv doesn't have apb2, UART clock source is always apb1 */
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080094
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -050095 /* open the clock for uart */
96 setbits_le32(&ccm->apb1_gate,
97 CLK_GATE_OPEN << (APB1_GATE_UART_SHIFT +
98 CONFIG_CONS_INDEX - 1));
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080099
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500100 /* deassert uart reset */
101 setbits_le32(&ccm->apb1_reset_cfg,
102 1 << (APB1_RESET_UART_SHIFT +
103 CONFIG_CONS_INDEX - 1));
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800104#else
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500105 /* uart clock source is apb2 */
106 writel(APB2_CLK_SRC_OSC24M|
107 APB2_CLK_RATE_N_1|
108 APB2_CLK_RATE_M(1),
109 &ccm->apb2_div);
110
111 /* open the clock for uart */
112 setbits_le32(&ccm->apb2_gate,
113 CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT +
114 CONFIG_CONS_INDEX - 1));
115
116 /* deassert uart reset */
117 setbits_le32(&ccm->apb2_reset_cfg,
118 1 << (APB2_RESET_UART_SHIFT +
119 CONFIG_CONS_INDEX - 1));
120#endif /* !CONFIG_MACH_SUNIV */
121#else /* CONFIG_CONS_INDEX >= 5 */
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +0800122 /* enable R_PIO and R_UART clocks, and de-assert resets */
123 prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_UART);
124#endif
Chen-Yu Tsai3a045422014-10-03 20:16:25 +0800125}
126
Hans de Goedec27d68d2014-10-25 20:16:33 +0200127#ifdef CONFIG_SPL_BUILD
128void clock_set_pll1(unsigned int clk)
129{
130 struct sunxi_ccm_reg * const ccm =
131 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede645d4d52014-12-27 17:56:59 +0100132 const int p = 0;
Hans de Goedec27d68d2014-10-25 20:16:33 +0200133 int k = 1;
134 int m = 1;
135
136 if (clk > 1152000000) {
137 k = 2;
138 } else if (clk > 768000000) {
Stefan Mavrodievb01dc982019-07-31 16:15:52 +0300139 k = 4;
Hans de Goedec27d68d2014-10-25 20:16:33 +0200140 m = 2;
141 }
142
143 /* Switch to 24MHz clock while changing PLL1 */
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500144 if (IS_ENABLED(CONFIG_MACH_SUNIV)) {
145 writel(CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
146 &ccm->cpu_axi_cfg);
147 } else {
148 writel(AXI_DIV_3 << AXI_DIV_SHIFT |
149 ATB_DIV_2 << ATB_DIV_SHIFT |
150 CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
151 &ccm->cpu_axi_cfg);
152 }
Hans de Goedec27d68d2014-10-25 20:16:33 +0200153
Hans de Goede645d4d52014-12-27 17:56:59 +0100154 /*
155 * sun6i: PLL1 rate = ((24000000 * n * k) >> 0) / m (p is ignored)
156 * sun8i: PLL1 rate = ((24000000 * n * k) >> p) / m
157 */
158 writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) |
Hans de Goedec27d68d2014-10-25 20:16:33 +0200159 CCM_PLL1_CTRL_N(clk / (24000000 * k / m)) |
160 CCM_PLL1_CTRL_K(k) | CCM_PLL1_CTRL_M(m), &ccm->pll1_cfg);
161 sdelay(200);
162
163 /* Switch CPU to PLL1 */
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500164 if (IS_ENABLED(CONFIG_MACH_SUNIV)) {
165 writel(CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
166 &ccm->cpu_axi_cfg);
167 } else {
168 writel(AXI_DIV_3 << AXI_DIV_SHIFT |
169 ATB_DIV_2 << ATB_DIV_SHIFT |
170 CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
171 &ccm->cpu_axi_cfg);
172 }
Hans de Goedec27d68d2014-10-25 20:16:33 +0200173}
Andre Przywaraa9aab242022-11-28 00:02:56 +0000174#endif /* CONFIG_SPL_BUILD */
Hans de Goedec27d68d2014-10-25 20:16:33 +0200175
Hans de Goede70d7ab52014-11-08 14:07:27 +0100176void clock_set_pll3(unsigned int clk)
177{
178 struct sunxi_ccm_reg * const ccm =
179 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Icenowy Zheng05e72202018-10-28 14:26:12 -0700180#ifdef CONFIG_SUNXI_DE2
181 const int m = 4; /* 6 MHz steps to allow higher frequency for DE2 */
182#else
Hans de Goede70d7ab52014-11-08 14:07:27 +0100183 const int m = 8; /* 3 MHz steps just like sun4i, sun5i and sun7i */
Icenowy Zheng05e72202018-10-28 14:26:12 -0700184#endif
Hans de Goede70d7ab52014-11-08 14:07:27 +0100185
186 if (clk == 0) {
187 clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
188 return;
189 }
190
191 /* PLL3 rate = 24000000 * n / m */
192 writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
193 CCM_PLL3_CTRL_N(clk / (24000000 / m)) | CCM_PLL3_CTRL_M(m),
194 &ccm->pll3_cfg);
195}
196
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200197#ifdef CONFIG_SUNXI_DE2
198void clock_set_pll3_factors(int m, int n)
199{
200 struct sunxi_ccm_reg * const ccm =
201 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
202
203 /* PLL3 rate = 24000000 * n / m */
204 writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
205 CCM_PLL3_CTRL_N(n) | CCM_PLL3_CTRL_M(m),
206 &ccm->pll3_cfg);
207
208 while (!(readl(&ccm->pll3_cfg) & CCM_PLL3_CTRL_LOCK))
209 ;
210}
211#endif
212
Hans de Goede0cbc4cb2014-11-30 11:58:17 +0100213void clock_set_pll5(unsigned int clk, bool sigma_delta_enable)
Hans de Goedec27d68d2014-10-25 20:16:33 +0200214{
215 struct sunxi_ccm_reg * const ccm =
216 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede0bfa7742014-12-07 21:09:31 +0100217 const int max_n = 32;
218 int k = 1, m = 2;
Hans de Goedec27d68d2014-10-25 20:16:33 +0200219
Andre Przywara5fb97432017-02-16 01:20:27 +0000220#ifdef CONFIG_MACH_SUNXI_H3_H5
Jens Kuske213407e2016-08-19 13:40:46 +0200221 clrsetbits_le32(&ccm->pll5_tuning_cfg, CCM_PLL5_TUN_LOCK_TIME_MASK |
222 CCM_PLL5_TUN_INIT_FREQ_MASK,
223 CCM_PLL5_TUN_LOCK_TIME(2) | CCM_PLL5_TUN_INIT_FREQ(16));
224#endif
225
Hans de Goede0cbc4cb2014-11-30 11:58:17 +0100226 if (sigma_delta_enable)
227 writel(CCM_PLL5_PATTERN, &ccm->pll5_pattern_cfg);
228
Hans de Goedec27d68d2014-10-25 20:16:33 +0200229 /* PLL5 rate = 24000000 * n * k / m */
Hans de Goede0bfa7742014-12-07 21:09:31 +0100230 if (clk > 24000000 * k * max_n / m) {
231 m = 1;
232 if (clk > 24000000 * k * max_n / m)
233 k = 2;
234 }
Hans de Goede0cbc4cb2014-11-30 11:58:17 +0100235 writel(CCM_PLL5_CTRL_EN |
236 (sigma_delta_enable ? CCM_PLL5_CTRL_SIGMA_DELTA_EN : 0) |
237 CCM_PLL5_CTRL_UPD |
Hans de Goedec27d68d2014-10-25 20:16:33 +0200238 CCM_PLL5_CTRL_N(clk / (24000000 * k / m)) |
239 CCM_PLL5_CTRL_K(k) | CCM_PLL5_CTRL_M(m), &ccm->pll5_cfg);
240
241 udelay(5500);
242}
243
Hans de Goeded6eaadc2015-08-08 14:05:35 +0200244#ifdef CONFIG_MACH_SUN6I
245void clock_set_mipi_pll(unsigned int clk)
246{
247 struct sunxi_ccm_reg * const ccm =
248 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
249 unsigned int k, m, n, value, diff;
250 unsigned best_k = 0, best_m = 0, best_n = 0, best_diff = 0xffffffff;
251 unsigned int src = clock_get_pll3();
252
253 /* All calculations are in KHz to avoid overflows */
254 clk /= 1000;
255 src /= 1000;
256
257 /* Pick the closest lower clock */
258 for (k = 1; k <= 4; k++) {
259 for (m = 1; m <= 16; m++) {
260 for (n = 1; n <= 16; n++) {
261 value = src * n * k / m;
262 if (value > clk)
263 continue;
264
265 diff = clk - value;
266 if (diff < best_diff) {
267 best_diff = diff;
268 best_k = k;
269 best_m = m;
270 best_n = n;
271 }
272 if (diff == 0)
273 goto done;
274 }
275 }
276 }
277
278done:
279 writel(CCM_MIPI_PLL_CTRL_EN | CCM_MIPI_PLL_CTRL_LDO_EN |
280 CCM_MIPI_PLL_CTRL_N(best_n) | CCM_MIPI_PLL_CTRL_K(best_k) |
281 CCM_MIPI_PLL_CTRL_M(best_m), &ccm->mipi_pll_cfg);
282}
283#endif
284
Jernej Skrabec9b4ca922017-03-27 19:22:31 +0200285#ifdef CONFIG_SUNXI_DE2
286void clock_set_pll10(unsigned int clk)
287{
288 struct sunxi_ccm_reg * const ccm =
289 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
290 const int m = 2; /* 12 MHz steps */
291
292 if (clk == 0) {
293 clrbits_le32(&ccm->pll10_cfg, CCM_PLL10_CTRL_EN);
294 return;
295 }
296
297 /* PLL10 rate = 24000000 * n / m */
298 writel(CCM_PLL10_CTRL_EN | CCM_PLL10_CTRL_INTEGER_MODE |
299 CCM_PLL10_CTRL_N(clk / (24000000 / m)) | CCM_PLL10_CTRL_M(m),
300 &ccm->pll10_cfg);
301
302 while (!(readl(&ccm->pll10_cfg) & CCM_PLL10_CTRL_LOCK))
303 ;
304}
305#endif
306
Chen-Yu Tsai143ef792016-12-01 19:09:57 +0800307#if defined(CONFIG_MACH_SUN8I_A33) || \
308 defined(CONFIG_MACH_SUN8I_R40) || \
309 defined(CONFIG_MACH_SUN50I)
Hans de Goede0fdbe202015-04-12 11:46:41 +0200310void clock_set_pll11(unsigned int clk, bool sigma_delta_enable)
311{
312 struct sunxi_ccm_reg * const ccm =
313 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
314
315 if (sigma_delta_enable)
Philipp Tomsichced4a9a2017-01-02 11:48:41 +0000316 writel(CCM_PLL11_PATTERN, &ccm->pll11_pattern_cfg0);
Hans de Goede0fdbe202015-04-12 11:46:41 +0200317
318 writel(CCM_PLL11_CTRL_EN | CCM_PLL11_CTRL_UPD |
319 (sigma_delta_enable ? CCM_PLL11_CTRL_SIGMA_DELTA_EN : 0) |
320 CCM_PLL11_CTRL_N(clk / 24000000), &ccm->pll11_cfg);
321
322 while (readl(&ccm->pll11_cfg) & CCM_PLL11_CTRL_UPD)
323 ;
324}
325#endif
326
Hans de Goede957a727292015-08-08 12:36:44 +0200327unsigned int clock_get_pll3(void)
328{
329 struct sunxi_ccm_reg *const ccm =
330 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
331 uint32_t rval = readl(&ccm->pll3_cfg);
332 int n = ((rval & CCM_PLL3_CTRL_N_MASK) >> CCM_PLL3_CTRL_N_SHIFT) + 1;
333 int m = ((rval & CCM_PLL3_CTRL_M_MASK) >> CCM_PLL3_CTRL_M_SHIFT) + 1;
334
335 /* Multiply by 1000 after dividing by m to avoid integer overflows */
336 return (24000 * n / m) * 1000;
337}
338
Chen-Yu Tsai3a045422014-10-03 20:16:25 +0800339unsigned int clock_get_pll6(void)
340{
341 struct sunxi_ccm_reg *const ccm =
342 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
343 uint32_t rval = readl(&ccm->pll6_cfg);
344 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1;
345 int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
Icenowy Zheng8f2d1c02022-01-29 10:23:07 -0500346 if (IS_ENABLED(CONFIG_MACH_SUNIV))
347 return 24000000 * n * k;
348 else
349 return 24000000 * n * k / 2;
Chen-Yu Tsai3a045422014-10-03 20:16:25 +0800350}
Hans de Goede70d7ab52014-11-08 14:07:27 +0100351
Hans de Goeded6eaadc2015-08-08 14:05:35 +0200352unsigned int clock_get_mipi_pll(void)
353{
354 struct sunxi_ccm_reg *const ccm =
355 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
356 uint32_t rval = readl(&ccm->mipi_pll_cfg);
357 unsigned int n = ((rval & CCM_MIPI_PLL_CTRL_N_MASK) >> CCM_MIPI_PLL_CTRL_N_SHIFT) + 1;
358 unsigned int k = ((rval & CCM_MIPI_PLL_CTRL_K_MASK) >> CCM_MIPI_PLL_CTRL_K_SHIFT) + 1;
359 unsigned int m = ((rval & CCM_MIPI_PLL_CTRL_M_MASK) >> CCM_MIPI_PLL_CTRL_M_SHIFT) + 1;
360 unsigned int src = clock_get_pll3();
361
362 /* Multiply by 1000 after dividing by m to avoid integer overflows */
363 return ((src / 1000) * n * k / m) * 1000;
364}
365
Hans de Goede70d7ab52014-11-08 14:07:27 +0100366void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
367{
368 int pll = clock_get_pll6() * 2;
369 int div = 1;
370
371 while ((pll / div) > hz)
372 div++;
373
374 writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_PLL6_2X | CCM_DE_CTRL_M(div),
375 clk_cfg);
376}