blob: e2a78676b1654fc6fece0f6fe9058957fe04c595 [file] [log] [blame]
Chen-Yu Tsai3a045422014-10-03 20:16:25 +08001/*
2 * sun6i specific clock code
3 *
4 * (C) Copyright 2007-2012
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net>
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#include <common.h>
14#include <asm/io.h>
15#include <asm/arch/clock.h>
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +080016#include <asm/arch/prcm.h>
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080017#include <asm/arch/sys_proto.h>
18
Hans de Goedec27d68d2014-10-25 20:16:33 +020019#ifdef CONFIG_SPL_BUILD
20void clock_init_safe(void)
21{
22 struct sunxi_ccm_reg * const ccm =
23 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
24 struct sunxi_prcm_reg * const prcm =
25 (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE;
26
27 /* Set PLL ldo voltage without this PLL6 does not work properly */
28 clrsetbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK,
29 PRCM_PLL_CTRL_LDO_KEY);
30 clrsetbits_le32(&prcm->pll_ctrl1, ~PRCM_PLL_CTRL_LDO_KEY_MASK,
31 PRCM_PLL_CTRL_LDO_DIGITAL_EN | PRCM_PLL_CTRL_LDO_ANALOG_EN |
32 PRCM_PLL_CTRL_EXT_OSC_EN | PRCM_PLL_CTRL_LDO_OUT_L(1140));
33 clrbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK);
34
35 clock_set_pll1(408000000);
36
37 writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div);
38
39 writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg);
40
41 writel(MBUS_CLK_DEFAULT, &ccm->mbus0_clk_cfg);
42 writel(MBUS_CLK_DEFAULT, &ccm->mbus1_clk_cfg);
43}
44#endif
45
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080046void clock_init_uart(void)
47{
Hans de Goede627bc692015-01-14 19:28:38 +010048#if CONFIG_CONS_INDEX < 5
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080049 struct sunxi_ccm_reg *const ccm =
50 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
51
52 /* uart clock source is apb2 */
53 writel(APB2_CLK_SRC_OSC24M|
54 APB2_CLK_RATE_N_1|
55 APB2_CLK_RATE_M(1),
56 &ccm->apb2_div);
57
58 /* open the clock for uart */
59 setbits_le32(&ccm->apb2_gate,
60 CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT +
61 CONFIG_CONS_INDEX - 1));
62
63 /* deassert uart reset */
64 setbits_le32(&ccm->apb2_reset_cfg,
65 1 << (APB2_RESET_UART_SHIFT +
66 CONFIG_CONS_INDEX - 1));
Chen-Yu Tsai6ee63882014-10-22 16:47:47 +080067#else
68 /* enable R_PIO and R_UART clocks, and de-assert resets */
69 prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_UART);
70#endif
Chen-Yu Tsai3a045422014-10-03 20:16:25 +080071}
72
73int clock_twi_onoff(int port, int state)
74{
75 struct sunxi_ccm_reg *const ccm =
76 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
77
78 if (port > 3)
79 return -1;
80
81 /* set the apb clock gate for twi */
82 if (state)
83 setbits_le32(&ccm->apb2_gate,
84 CLK_GATE_OPEN << (APB2_GATE_TWI_SHIFT+port));
85 else
86 clrbits_le32(&ccm->apb2_gate,
87 CLK_GATE_OPEN << (APB2_GATE_TWI_SHIFT+port));
88
89 return 0;
90}
91
Hans de Goedec27d68d2014-10-25 20:16:33 +020092#ifdef CONFIG_SPL_BUILD
93void clock_set_pll1(unsigned int clk)
94{
95 struct sunxi_ccm_reg * const ccm =
96 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede645d4d52014-12-27 17:56:59 +010097 const int p = 0;
Hans de Goedec27d68d2014-10-25 20:16:33 +020098 int k = 1;
99 int m = 1;
100
101 if (clk > 1152000000) {
102 k = 2;
103 } else if (clk > 768000000) {
104 k = 3;
105 m = 2;
106 }
107
108 /* Switch to 24MHz clock while changing PLL1 */
109 writel(AXI_DIV_3 << AXI_DIV_SHIFT |
110 ATB_DIV_2 << ATB_DIV_SHIFT |
111 CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT,
112 &ccm->cpu_axi_cfg);
113
Hans de Goede645d4d52014-12-27 17:56:59 +0100114 /*
115 * sun6i: PLL1 rate = ((24000000 * n * k) >> 0) / m (p is ignored)
116 * sun8i: PLL1 rate = ((24000000 * n * k) >> p) / m
117 */
118 writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) |
Hans de Goedec27d68d2014-10-25 20:16:33 +0200119 CCM_PLL1_CTRL_N(clk / (24000000 * k / m)) |
120 CCM_PLL1_CTRL_K(k) | CCM_PLL1_CTRL_M(m), &ccm->pll1_cfg);
121 sdelay(200);
122
123 /* Switch CPU to PLL1 */
124 writel(AXI_DIV_3 << AXI_DIV_SHIFT |
125 ATB_DIV_2 << ATB_DIV_SHIFT |
126 CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT,
127 &ccm->cpu_axi_cfg);
128}
129#endif
130
Hans de Goede70d7ab52014-11-08 14:07:27 +0100131void clock_set_pll3(unsigned int clk)
132{
133 struct sunxi_ccm_reg * const ccm =
134 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
135 const int m = 8; /* 3 MHz steps just like sun4i, sun5i and sun7i */
136
137 if (clk == 0) {
138 clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN);
139 return;
140 }
141
142 /* PLL3 rate = 24000000 * n / m */
143 writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE |
144 CCM_PLL3_CTRL_N(clk / (24000000 / m)) | CCM_PLL3_CTRL_M(m),
145 &ccm->pll3_cfg);
146}
147
Hans de Goede0cbc4cb2014-11-30 11:58:17 +0100148void clock_set_pll5(unsigned int clk, bool sigma_delta_enable)
Hans de Goedec27d68d2014-10-25 20:16:33 +0200149{
150 struct sunxi_ccm_reg * const ccm =
151 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
Hans de Goede0bfa7742014-12-07 21:09:31 +0100152 const int max_n = 32;
153 int k = 1, m = 2;
Hans de Goedec27d68d2014-10-25 20:16:33 +0200154
Hans de Goede0cbc4cb2014-11-30 11:58:17 +0100155 if (sigma_delta_enable)
156 writel(CCM_PLL5_PATTERN, &ccm->pll5_pattern_cfg);
157
Hans de Goedec27d68d2014-10-25 20:16:33 +0200158 /* PLL5 rate = 24000000 * n * k / m */
Hans de Goede0bfa7742014-12-07 21:09:31 +0100159 if (clk > 24000000 * k * max_n / m) {
160 m = 1;
161 if (clk > 24000000 * k * max_n / m)
162 k = 2;
163 }
Hans de Goede0cbc4cb2014-11-30 11:58:17 +0100164 writel(CCM_PLL5_CTRL_EN |
165 (sigma_delta_enable ? CCM_PLL5_CTRL_SIGMA_DELTA_EN : 0) |
166 CCM_PLL5_CTRL_UPD |
Hans de Goedec27d68d2014-10-25 20:16:33 +0200167 CCM_PLL5_CTRL_N(clk / (24000000 * k / m)) |
168 CCM_PLL5_CTRL_K(k) | CCM_PLL5_CTRL_M(m), &ccm->pll5_cfg);
169
170 udelay(5500);
171}
172
Chen-Yu Tsai3a045422014-10-03 20:16:25 +0800173unsigned int clock_get_pll6(void)
174{
175 struct sunxi_ccm_reg *const ccm =
176 (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
177 uint32_t rval = readl(&ccm->pll6_cfg);
178 int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1;
179 int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1;
180 return 24000000 * n * k / 2;
181}
Hans de Goede70d7ab52014-11-08 14:07:27 +0100182
183void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz)
184{
185 int pll = clock_get_pll6() * 2;
186 int div = 1;
187
188 while ((pll / div) > hz)
189 div++;
190
191 writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_PLL6_2X | CCM_DE_CTRL_M(div),
192 clk_cfg);
193}