Chen-Yu Tsai | 3a04542 | 2014-10-03 20:16:25 +0800 | [diff] [blame] | 1 | /* |
| 2 | * sun6i specific clock code |
| 3 | * |
| 4 | * (C) Copyright 2007-2012 |
| 5 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> |
| 6 | * Tom Cubie <tangliang@allwinnertech.com> |
| 7 | * |
| 8 | * (C) Copyright 2013 Luke Kenneth Casson Leighton <lkcl@lkcl.net> |
| 9 | * |
| 10 | * SPDX-License-Identifier: GPL-2.0+ |
| 11 | */ |
| 12 | |
| 13 | #include <common.h> |
| 14 | #include <asm/io.h> |
| 15 | #include <asm/arch/clock.h> |
Chen-Yu Tsai | 6ee6388 | 2014-10-22 16:47:47 +0800 | [diff] [blame] | 16 | #include <asm/arch/prcm.h> |
Chen-Yu Tsai | 3a04542 | 2014-10-03 20:16:25 +0800 | [diff] [blame] | 17 | #include <asm/arch/sys_proto.h> |
| 18 | |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 19 | #ifdef CONFIG_SPL_BUILD |
| 20 | void clock_init_safe(void) |
| 21 | { |
| 22 | struct sunxi_ccm_reg * const ccm = |
| 23 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
| 24 | struct sunxi_prcm_reg * const prcm = |
| 25 | (struct sunxi_prcm_reg *)SUNXI_PRCM_BASE; |
| 26 | |
| 27 | /* Set PLL ldo voltage without this PLL6 does not work properly */ |
| 28 | clrsetbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK, |
| 29 | PRCM_PLL_CTRL_LDO_KEY); |
| 30 | clrsetbits_le32(&prcm->pll_ctrl1, ~PRCM_PLL_CTRL_LDO_KEY_MASK, |
| 31 | PRCM_PLL_CTRL_LDO_DIGITAL_EN | PRCM_PLL_CTRL_LDO_ANALOG_EN | |
| 32 | PRCM_PLL_CTRL_EXT_OSC_EN | PRCM_PLL_CTRL_LDO_OUT_L(1140)); |
| 33 | clrbits_le32(&prcm->pll_ctrl1, PRCM_PLL_CTRL_LDO_KEY_MASK); |
| 34 | |
| 35 | clock_set_pll1(408000000); |
| 36 | |
| 37 | writel(AHB1_ABP1_DIV_DEFAULT, &ccm->ahb1_apb1_div); |
| 38 | |
| 39 | writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg); |
| 40 | |
| 41 | writel(MBUS_CLK_DEFAULT, &ccm->mbus0_clk_cfg); |
| 42 | writel(MBUS_CLK_DEFAULT, &ccm->mbus1_clk_cfg); |
| 43 | } |
| 44 | #endif |
| 45 | |
Chen-Yu Tsai | 3a04542 | 2014-10-03 20:16:25 +0800 | [diff] [blame] | 46 | void clock_init_uart(void) |
| 47 | { |
| 48 | struct sunxi_ccm_reg *const ccm = |
| 49 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
| 50 | |
Chen-Yu Tsai | 6ee6388 | 2014-10-22 16:47:47 +0800 | [diff] [blame] | 51 | #if CONFIG_CONS_INDEX < 5 |
Chen-Yu Tsai | 3a04542 | 2014-10-03 20:16:25 +0800 | [diff] [blame] | 52 | /* uart clock source is apb2 */ |
| 53 | writel(APB2_CLK_SRC_OSC24M| |
| 54 | APB2_CLK_RATE_N_1| |
| 55 | APB2_CLK_RATE_M(1), |
| 56 | &ccm->apb2_div); |
| 57 | |
| 58 | /* open the clock for uart */ |
| 59 | setbits_le32(&ccm->apb2_gate, |
| 60 | CLK_GATE_OPEN << (APB2_GATE_UART_SHIFT + |
| 61 | CONFIG_CONS_INDEX - 1)); |
| 62 | |
| 63 | /* deassert uart reset */ |
| 64 | setbits_le32(&ccm->apb2_reset_cfg, |
| 65 | 1 << (APB2_RESET_UART_SHIFT + |
| 66 | CONFIG_CONS_INDEX - 1)); |
Chen-Yu Tsai | 6ee6388 | 2014-10-22 16:47:47 +0800 | [diff] [blame] | 67 | #else |
| 68 | /* enable R_PIO and R_UART clocks, and de-assert resets */ |
| 69 | prcm_apb0_enable(PRCM_APB0_GATE_PIO | PRCM_APB0_GATE_UART); |
| 70 | #endif |
Chen-Yu Tsai | 3a04542 | 2014-10-03 20:16:25 +0800 | [diff] [blame] | 71 | |
| 72 | /* Dup with clock_init_safe(), drop once sun6i SPL support lands */ |
| 73 | writel(PLL6_CFG_DEFAULT, &ccm->pll6_cfg); |
| 74 | } |
| 75 | |
| 76 | int clock_twi_onoff(int port, int state) |
| 77 | { |
| 78 | struct sunxi_ccm_reg *const ccm = |
| 79 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
| 80 | |
| 81 | if (port > 3) |
| 82 | return -1; |
| 83 | |
| 84 | /* set the apb clock gate for twi */ |
| 85 | if (state) |
| 86 | setbits_le32(&ccm->apb2_gate, |
| 87 | CLK_GATE_OPEN << (APB2_GATE_TWI_SHIFT+port)); |
| 88 | else |
| 89 | clrbits_le32(&ccm->apb2_gate, |
| 90 | CLK_GATE_OPEN << (APB2_GATE_TWI_SHIFT+port)); |
| 91 | |
| 92 | return 0; |
| 93 | } |
| 94 | |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 95 | #ifdef CONFIG_SPL_BUILD |
| 96 | void clock_set_pll1(unsigned int clk) |
| 97 | { |
| 98 | struct sunxi_ccm_reg * const ccm = |
| 99 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
Hans de Goede | 645d4d5 | 2014-12-27 17:56:59 +0100 | [diff] [blame^] | 100 | const int p = 0; |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 101 | int k = 1; |
| 102 | int m = 1; |
| 103 | |
| 104 | if (clk > 1152000000) { |
| 105 | k = 2; |
| 106 | } else if (clk > 768000000) { |
| 107 | k = 3; |
| 108 | m = 2; |
| 109 | } |
| 110 | |
| 111 | /* Switch to 24MHz clock while changing PLL1 */ |
| 112 | writel(AXI_DIV_3 << AXI_DIV_SHIFT | |
| 113 | ATB_DIV_2 << ATB_DIV_SHIFT | |
| 114 | CPU_CLK_SRC_OSC24M << CPU_CLK_SRC_SHIFT, |
| 115 | &ccm->cpu_axi_cfg); |
| 116 | |
Hans de Goede | 645d4d5 | 2014-12-27 17:56:59 +0100 | [diff] [blame^] | 117 | /* |
| 118 | * sun6i: PLL1 rate = ((24000000 * n * k) >> 0) / m (p is ignored) |
| 119 | * sun8i: PLL1 rate = ((24000000 * n * k) >> p) / m |
| 120 | */ |
| 121 | writel(CCM_PLL1_CTRL_EN | CCM_PLL1_CTRL_P(p) | |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 122 | CCM_PLL1_CTRL_N(clk / (24000000 * k / m)) | |
| 123 | CCM_PLL1_CTRL_K(k) | CCM_PLL1_CTRL_M(m), &ccm->pll1_cfg); |
| 124 | sdelay(200); |
| 125 | |
| 126 | /* Switch CPU to PLL1 */ |
| 127 | writel(AXI_DIV_3 << AXI_DIV_SHIFT | |
| 128 | ATB_DIV_2 << ATB_DIV_SHIFT | |
| 129 | CPU_CLK_SRC_PLL1 << CPU_CLK_SRC_SHIFT, |
| 130 | &ccm->cpu_axi_cfg); |
| 131 | } |
| 132 | #endif |
| 133 | |
Hans de Goede | 70d7ab5 | 2014-11-08 14:07:27 +0100 | [diff] [blame] | 134 | void clock_set_pll3(unsigned int clk) |
| 135 | { |
| 136 | struct sunxi_ccm_reg * const ccm = |
| 137 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
| 138 | const int m = 8; /* 3 MHz steps just like sun4i, sun5i and sun7i */ |
| 139 | |
| 140 | if (clk == 0) { |
| 141 | clrbits_le32(&ccm->pll3_cfg, CCM_PLL3_CTRL_EN); |
| 142 | return; |
| 143 | } |
| 144 | |
| 145 | /* PLL3 rate = 24000000 * n / m */ |
| 146 | writel(CCM_PLL3_CTRL_EN | CCM_PLL3_CTRL_INTEGER_MODE | |
| 147 | CCM_PLL3_CTRL_N(clk / (24000000 / m)) | CCM_PLL3_CTRL_M(m), |
| 148 | &ccm->pll3_cfg); |
| 149 | } |
| 150 | |
Hans de Goede | 0cbc4cb | 2014-11-30 11:58:17 +0100 | [diff] [blame] | 151 | void clock_set_pll5(unsigned int clk, bool sigma_delta_enable) |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 152 | { |
| 153 | struct sunxi_ccm_reg * const ccm = |
| 154 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
Hans de Goede | 0bfa774 | 2014-12-07 21:09:31 +0100 | [diff] [blame] | 155 | const int max_n = 32; |
| 156 | int k = 1, m = 2; |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 157 | |
Hans de Goede | 0cbc4cb | 2014-11-30 11:58:17 +0100 | [diff] [blame] | 158 | if (sigma_delta_enable) |
| 159 | writel(CCM_PLL5_PATTERN, &ccm->pll5_pattern_cfg); |
| 160 | |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 161 | /* PLL5 rate = 24000000 * n * k / m */ |
Hans de Goede | 0bfa774 | 2014-12-07 21:09:31 +0100 | [diff] [blame] | 162 | if (clk > 24000000 * k * max_n / m) { |
| 163 | m = 1; |
| 164 | if (clk > 24000000 * k * max_n / m) |
| 165 | k = 2; |
| 166 | } |
Hans de Goede | 0cbc4cb | 2014-11-30 11:58:17 +0100 | [diff] [blame] | 167 | writel(CCM_PLL5_CTRL_EN | |
| 168 | (sigma_delta_enable ? CCM_PLL5_CTRL_SIGMA_DELTA_EN : 0) | |
| 169 | CCM_PLL5_CTRL_UPD | |
Hans de Goede | c27d68d | 2014-10-25 20:16:33 +0200 | [diff] [blame] | 170 | CCM_PLL5_CTRL_N(clk / (24000000 * k / m)) | |
| 171 | CCM_PLL5_CTRL_K(k) | CCM_PLL5_CTRL_M(m), &ccm->pll5_cfg); |
| 172 | |
| 173 | udelay(5500); |
| 174 | } |
| 175 | |
Chen-Yu Tsai | 3a04542 | 2014-10-03 20:16:25 +0800 | [diff] [blame] | 176 | unsigned int clock_get_pll6(void) |
| 177 | { |
| 178 | struct sunxi_ccm_reg *const ccm = |
| 179 | (struct sunxi_ccm_reg *)SUNXI_CCM_BASE; |
| 180 | uint32_t rval = readl(&ccm->pll6_cfg); |
| 181 | int n = ((rval & CCM_PLL6_CTRL_N_MASK) >> CCM_PLL6_CTRL_N_SHIFT) + 1; |
| 182 | int k = ((rval & CCM_PLL6_CTRL_K_MASK) >> CCM_PLL6_CTRL_K_SHIFT) + 1; |
| 183 | return 24000000 * n * k / 2; |
| 184 | } |
Hans de Goede | 70d7ab5 | 2014-11-08 14:07:27 +0100 | [diff] [blame] | 185 | |
| 186 | void clock_set_de_mod_clock(u32 *clk_cfg, unsigned int hz) |
| 187 | { |
| 188 | int pll = clock_get_pll6() * 2; |
| 189 | int div = 1; |
| 190 | |
| 191 | while ((pll / div) > hz) |
| 192 | div++; |
| 193 | |
| 194 | writel(CCM_DE_CTRL_GATE | CCM_DE_CTRL_PLL6_2X | CCM_DE_CTRL_M(div), |
| 195 | clk_cfg); |
| 196 | } |