blob: 1854fdc1fb7721a34503b127f71a6dde636cd0e6 [file] [log] [blame]
wdenk64519362004-07-11 17:40:54 +00001/*
wdenka5948882005-03-27 23:41:39 +00002 * (C) Copyright 2003-2005
wdenk64519362004-07-11 17:40:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkc98368a2006-07-19 17:52:30 +02005 * (C) Copyright 2004-2006
wdenk64519362004-07-11 17:40:54 +00006 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
wdenk64519362004-07-11 17:40:54 +000030/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
Wolfgang Denk99753142006-07-21 11:16:34 +020035#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
wdenk64519362004-07-11 17:40:54 +000039
Wolfgang Denk9018bc92006-08-18 23:27:33 +020040/* On a Cameron or on a FO300 board or ... */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020041#if !defined(CONFIG_CAM5200) && !defined(CONFIG_FO300)
Wolfgang Denk99753142006-07-21 11:16:34 +020042#define CONFIG_STK52XX 1 /* ... on a STK52XX board */
43#endif
44
45#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk64519362004-07-11 17:40:54 +000046
Wolfgang Denk99753142006-07-21 11:16:34 +020047#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
48#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk64519362004-07-11 17:40:54 +000049
Wolfgang Denk99753142006-07-21 11:16:34 +020050#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk64519362004-07-11 17:40:54 +000051#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
Wolfgang Denk99753142006-07-21 11:16:34 +020052# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk64519362004-07-11 17:40:54 +000053#endif
54
55/*
56 * Serial console configuration
57 */
Wolfgang Denk99753142006-07-21 11:16:34 +020058#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
59#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
wdenk64519362004-07-11 17:40:54 +000060#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
61
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020062#ifdef CONFIG_FO300
63#define CFG_DEVICE_NULLDEV 1 /* enable null device */
64#define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
65#define CONFIG_BOARD_EARLY_INIT_F 1 /* used to detect S1 switch position */
Bartlomiej Sieka9d47ad42006-08-22 10:38:18 +020066#define CONFIG_USB_BIN_FIXUP 1 /* for a buggy USB device */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020067#if 0
68#define FO300_SILENT_CONSOLE_WHEN_S1_CLOSED 1 /* silent console on PSC1 when S1 */
69 /* switch is closed */
70#endif
71
72#undef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED /* silent console on PSC1 when S1 */
73 /* switch is open */
Wolfgang Denk9018bc92006-08-18 23:27:33 +020074#endif /* CONFIG_FO300 */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020075
wdenkdc130442004-12-12 22:06:17 +000076#ifdef CONFIG_STK52XX
77#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
78#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
79#define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
80#define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
81#define CONFIG_BOARD_EARLY_INIT_R
82#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +000083
wdenk64519362004-07-11 17:40:54 +000084/*
85 * PCI Mapping:
86 * 0x40000000 - 0x4fffffff - PCI Memory
87 * 0x50000000 - 0x50ffffff - PCI IO Space
88 */
wdenkdc130442004-12-12 22:06:17 +000089#ifdef CONFIG_STK52XX
90#define CONFIG_PCI 1
wdenk64519362004-07-11 17:40:54 +000091#define CONFIG_PCI_PNP 1
wdenk79cf7572004-08-28 21:09:14 +000092/* #define CONFIG_PCI_SCAN_SHOW 1 */
wdenk64519362004-07-11 17:40:54 +000093
94#define CONFIG_PCI_MEM_BUS 0x40000000
95#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
96#define CONFIG_PCI_MEM_SIZE 0x10000000
97
98#define CONFIG_PCI_IO_BUS 0x50000000
99#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
100#define CONFIG_PCI_IO_SIZE 0x01000000
101
102#define CONFIG_NET_MULTI 1
Wolfgang Denk3f2f9dd2006-06-16 16:11:34 +0200103#define CONFIG_EEPRO100 1
wdenk64519362004-07-11 17:40:54 +0000104#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
105#define CONFIG_NS8382X 1
wdenk61c636e2005-03-31 18:42:15 +0000106#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +0000107
wdenka5948882005-03-27 23:41:39 +0000108#ifdef CONFIG_PCI
wdenkdc130442004-12-12 22:06:17 +0000109#define ADD_PCI_CMD CFG_CMD_PCI
wdenka5948882005-03-27 23:41:39 +0000110#else
wdenkdc130442004-12-12 22:06:17 +0000111#define ADD_PCI_CMD 0
112#endif
wdenk64519362004-07-11 17:40:54 +0000113
wdenka5948882005-03-27 23:41:39 +0000114/*
115 * Video console
116 */
Wolfgang Denk99753142006-07-21 11:16:34 +0200117#ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
wdenka5948882005-03-27 23:41:39 +0000118#define CONFIG_VIDEO
119#define CONFIG_VIDEO_SM501
120#define CONFIG_VIDEO_SM501_32BPP
121#define CONFIG_CFB_CONSOLE
122#define CONFIG_VIDEO_LOGO
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200123
124#ifndef CONFIG_FO300
wdenka5948882005-03-27 23:41:39 +0000125#define CONFIG_CONSOLE_EXTRA_INFO
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200126#else
127#define CONFIG_VIDEO_BMP_LOGO
128#endif
129
130#define CONFIG_VGA_AS_SINGLE_DEVICE
wdenka5948882005-03-27 23:41:39 +0000131#define CONFIG_VIDEO_SW_CURSOR
132#define CONFIG_SPLASH_SCREEN
wdenk61c636e2005-03-31 18:42:15 +0000133#define CFG_CONSOLE_IS_IN_ENV
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200134#endif /* #ifndef CONFIG_TQM5200S */
wdenk64519362004-07-11 17:40:54 +0000135
wdenka5948882005-03-27 23:41:39 +0000136#ifdef CONFIG_VIDEO
137#define ADD_BMP_CMD CFG_CMD_BMP
138#else
139#define ADD_BMP_CMD 0
wdenk64519362004-07-11 17:40:54 +0000140#endif
141
142/* Partitions */
wdenk8d3d9ed2005-03-16 16:32:26 +0000143#define CONFIG_MAC_PARTITION
wdenk64519362004-07-11 17:40:54 +0000144#define CONFIG_DOS_PARTITION
wdenka5948882005-03-27 23:41:39 +0000145#define CONFIG_ISO_PARTITION
wdenk64519362004-07-11 17:40:54 +0000146
147/* USB */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200148#if defined(CONFIG_STK52XX) || defined(CONFIG_FO300)
Markus Klotzbuecher43c8b312006-11-27 11:44:58 +0100149#define CONFIG_USB_OHCI_NEW
wdenk7dd13292004-07-11 20:04:51 +0000150#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk64519362004-07-11 17:40:54 +0000151#define CONFIG_USB_STORAGE
Markus Klotzbuecher661ffe52006-11-27 11:43:09 +0100152
153#undef CFG_USB_OHCI_BOARD_INIT
154#define CFG_USB_OHCI_CPU_INIT
155#define CFG_USB_OHCI_REGS_BASE MPC5XXX_USB
156#define CFG_USB_OHCI_SLOT_NAME "mpc5200"
157#define CFG_USB_OHCI_MAX_ROOT_PORTS 15
158
wdenk64519362004-07-11 17:40:54 +0000159#else
wdenk7dd13292004-07-11 20:04:51 +0000160#define ADD_USB_CMD 0
wdenk64519362004-07-11 17:40:54 +0000161#endif
162
Wolfgang Denk641e3572006-07-22 01:20:03 +0200163#ifndef CONFIG_CAM5200
wdenk64519362004-07-11 17:40:54 +0000164/* POST support */
165#define CONFIG_POST (CFG_POST_MEMORY | \
166 CFG_POST_CPU | \
167 CFG_POST_I2C)
Wolfgang Denk99753142006-07-21 11:16:34 +0200168#endif
wdenk64519362004-07-11 17:40:54 +0000169
170#ifdef CONFIG_POST
171#define CFG_CMD_POST_DIAG CFG_CMD_DIAG
172/* preserve space for the post_word at end of on-chip SRAM */
173#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
174#else
175#define CFG_CMD_POST_DIAG 0
176#endif
177
178/* IDE */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200179#if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX) || defined(CONFIG_FO300)
wdenk99408ba2005-02-24 22:44:16 +0000180#define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
wdenk64519362004-07-11 17:40:54 +0000181#else
182#define ADD_IDE_CMD 0
183#endif
184
185/*
186 * Supported commands
187 */
188#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
wdenka5948882005-03-27 23:41:39 +0000189 ADD_BMP_CMD | \
wdenk99408ba2005-02-24 22:44:16 +0000190 ADD_IDE_CMD | \
wdenk64519362004-07-11 17:40:54 +0000191 ADD_PCI_CMD | \
192 ADD_USB_CMD | \
wdenk99408ba2005-02-24 22:44:16 +0000193 CFG_CMD_ASKENV | \
wdenk64519362004-07-11 17:40:54 +0000194 CFG_CMD_DATE | \
wdenk99408ba2005-02-24 22:44:16 +0000195 CFG_CMD_DHCP | \
wdenk99408ba2005-02-24 22:44:16 +0000196 CFG_CMD_EEPROM | \
197 CFG_CMD_I2C | \
Wolfgang Denkcc1850e2005-08-23 22:27:41 +0200198 CFG_CMD_JFFS2 | \
wdenk64519362004-07-11 17:40:54 +0000199 CFG_CMD_MII | \
wdenk8d5d28a2005-04-02 22:37:54 +0000200 CFG_CMD_NFS | \
wdenk64519362004-07-11 17:40:54 +0000201 CFG_CMD_PING | \
wdenk99408ba2005-02-24 22:44:16 +0000202 CFG_CMD_POST_DIAG | \
wdenk8d5d28a2005-04-02 22:37:54 +0000203 CFG_CMD_REGINFO | \
Wolfgang Denke4e5e4e2005-08-19 00:46:54 +0200204 CFG_CMD_SNTP | \
205 CFG_CMD_BSP)
wdenk64519362004-07-11 17:40:54 +0000206
207/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
208#include <cmd_confdefs.h>
209
wdenk99408ba2005-02-24 22:44:16 +0000210#define CONFIG_TIMESTAMP /* display image timestamps */
211
Wolfgang Denk99753142006-07-21 11:16:34 +0200212#if (TEXT_BASE != 0xFFF00000)
213# define CFG_LOWBOOT 1 /* Boot low */
wdenk64519362004-07-11 17:40:54 +0000214#endif
215
216/*
217 * Autobooting
218 */
219#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
220
wdenk7dd13292004-07-11 20:04:51 +0000221#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk7af96802006-07-26 10:33:37 +0200222 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk64519362004-07-11 17:40:54 +0000223 "echo"
224
225#undef CONFIG_BOOTARGS
226
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100227#if defined(CONFIG_TQM5200_B) && !defined(CFG_LOWBOOT)
228# define ENV_UPDT \
229 "update=protect off FFF00000 +${filesize};" \
230 "erase FFF00000 +${filesize};" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200231 "cp.b 200000 FFF00000 ${filesize};" \
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100232 "protect on FFF00000 +${filesize}\0"
233#else /* default lowboot configuration */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200234# define ENV_UPDT \
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100235 "update=protect off FC000000 +${filesize};" \
236 "erase FC000000 +${filesize};" \
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200237 "cp.b 200000 FC000000 ${filesize};" \
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100238 "protect on FC000000 +${filesize}\0"
239#endif
Wolfgang Denk99753142006-07-21 11:16:34 +0200240
Reinhard Thiesb31c0672007-01-10 14:41:14 +0100241#ifndef CONFIG_CAM5200
242#define CUSTOM_ENV_SETTINGS \
243 "bootfile=/tftpboot/tqm5200/uImage\0" \
244 "u-boot=/tftpboot/tqm5200/u-boot.bin\0"
245#else
246#define CUSTOM_ENV_SETTINGS \
247 "bootfile=cam5200/uImage\0" \
248 "u-boot=cam5200/u-boot.bin\0" \
249 "setup=tftp 200000 cam5200/setup.img; autoscr 200000\0"
250#endif
251
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200252#define CONFIG_EXTRA_ENV_SETTINGS \
253 "netdev=eth0\0" \
254 "rootpath=/opt/eldk/ppc_6xx\0" \
255 "ramargs=setenv bootargs root=/dev/ram rw\0" \
256 "nfsargs=setenv bootargs root=/dev/nfs rw " \
257 "nfsroot=${serverip}:${rootpath}\0" \
258 "addip=setenv bootargs ${bootargs} " \
259 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
260 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200261 "addcons=setenv bootargs ${bootargs} " \
262 "console=ttyS0,${baudrate}\0" \
263 "flash_self=run ramargs addip addcons;" \
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200264 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200265 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200266 "bootm ${kernel_addr}\0" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200267 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addcons;" \
268 "bootm\0" \
Reinhard Thiesb31c0672007-01-10 14:41:14 +0100269 CUSTOM_ENV_SETTINGS \
Wolfgang Denk99753142006-07-21 11:16:34 +0200270 "load=tftp 200000 ${u-boot}\0" \
271 ENV_UPDT \
wdenkdc130442004-12-12 22:06:17 +0000272 ""
wdenk64519362004-07-11 17:40:54 +0000273
274#define CONFIG_BOOTCOMMAND "run net_nfs"
275
276/*
277 * IPB Bus clocking configuration.
278 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200279#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk64519362004-07-11 17:40:54 +0000280
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200281#if defined(CFG_IPBCLK_EQUALS_XLBCLK) && !defined(CONFIG_CAM5200)
wdenk64519362004-07-11 17:40:54 +0000282/*
283 * PCI Bus clocking configuration
284 *
285 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200286 * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock of
287 * 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
wdenk64519362004-07-11 17:40:54 +0000288 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200289#define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
wdenk64519362004-07-11 17:40:54 +0000290#endif
291
292/*
293 * I2C configuration
294 */
295#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
wdenka5948882005-03-27 23:41:39 +0000296#ifdef CONFIG_TQM5200_REV100
297#define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
wdenk64519362004-07-11 17:40:54 +0000298#else
wdenka5948882005-03-27 23:41:39 +0000299#define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
wdenk64519362004-07-11 17:40:54 +0000300#endif
301
302/*
303 * I2C clock frequency
304 *
305 * Please notice, that the resulting clock frequency could differ from the
306 * configured value. This is because the I2C clock is derived from system
307 * clock over a frequency divider with only a few divider values. U-boot
308 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
309 * approximation allways lies below the configured value, never above.
310 */
311#define CFG_I2C_SPEED 100000 /* 100 kHz */
312#define CFG_I2C_SLAVE 0x7F
313
314/*
315 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
316 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
317 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
318 * same configuration could be used.
319 */
320#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
321#define CFG_I2C_EEPROM_ADDR_LEN 2
322#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
323#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
324
325/*
326 * HW-Monitor configuration on Mini-FAP
327 */
328#if defined (CONFIG_MINIFAP)
329#define CFG_I2C_HWMON_ADDR 0x2C
330#endif
331
332/* List of I2C addresses to be verified by POST */
wdenk64519362004-07-11 17:40:54 +0000333#if defined (CONFIG_MINIFAP)
334#undef I2C_ADDR_LIST
335#define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
336 CFG_I2C_HWMON_ADDR, \
337 CFG_I2C_SLAVE }
338#endif
339
340/*
341 * Flash configuration
342 */
Wolfgang Denk5591d9e2006-07-19 18:01:38 +0200343#define CFG_FLASH_BASE 0xFC000000
wdenk64519362004-07-11 17:40:54 +0000344
Marian Balakowicz4b7e4562007-01-10 00:26:15 +0100345#if defined(CONFIG_CAM5200) && defined(CONFIG_CAM5200_NIOSFLASH)
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200346#define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks
347 (= chip selects) */
348#define CFG_FLASH_WORD_SIZE unsigned int /* main flash device with */
349#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
350#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
351
352#define CFG_FLASH_ADDR0 0x555
353#define CFG_FLASH_ADDR1 0x2AA
354#define CFG_FLASH_2ND_16BIT_DEV 1 /* NIOS flash is a 16bit device */
355#define CFG_MAX_FLASH_SECT 128
Marian Balakowicz4b7e4562007-01-10 00:26:15 +0100356#else
357/* use CFI flash driver */
358#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
359#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
360#define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
361#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
362 (= chip selects) */
363#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
364#endif
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200365
wdenkdc130442004-12-12 22:06:17 +0000366#define CFG_FLASH_EMPTY_INFO
wdenka5948882005-03-27 23:41:39 +0000367#define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
Wolfgang Denk0d8e1dc2006-07-18 17:44:19 +0200368#define CFG_FLASH_USE_BUFFER_WRITE 1
wdenk64519362004-07-11 17:40:54 +0000369
Wolfgang Denk641e3572006-07-22 01:20:03 +0200370#if defined (CONFIG_CAM5200)
Wolfgang Denk99753142006-07-21 11:16:34 +0200371# define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
372#elif defined(CONFIG_TQM5200_B)
373# define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00080000)
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200374#else
Wolfgang Denk99753142006-07-21 11:16:34 +0200375# define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
376#endif
377
Wolfgang Denkcc1850e2005-08-23 22:27:41 +0200378/* Dynamic MTD partition support */
379#define CONFIG_JFFS2_CMDLINE
380#define MTDIDS_DEFAULT "nor0=TQM5200-0"
Wolfgang Denk99753142006-07-21 11:16:34 +0200381
382#ifdef CONFIG_STK52XX
383# if defined(CONFIG_TQM5200_B)
384# if defined(CFG_LOWBOOT)
385# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:1m(firmware)," \
386 "1536k(kernel)," \
387 "3584k(small-fs)," \
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200388 "2m(initrd)," \
Wolfgang Denk99753142006-07-21 11:16:34 +0200389 "8m(misc)," \
390 "16m(big-fs)"
391# else /* highboot */
392# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:2560k(kernel)," \
393 "3584k(small-fs)," \
394 "2m(initrd)," \
395 "8m(misc)," \
396 "15m(big-fs)," \
397 "1m(firmware)"
398# endif /* CFG_LOWBOOT */
399# else /* !CONFIG_TQM5200_B */
400# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
Wolfgang Denkcc1850e2005-08-23 22:27:41 +0200401 "1408k(kernel)," \
402 "2m(initrd)," \
403 "4m(small-fs)," \
Wolfgang Denk99753142006-07-21 11:16:34 +0200404 "8m(misc)," \
405 "16m(big-fs)"
406# endif /* CONFIG_TQM5200_B */
Wolfgang Denk641e3572006-07-22 01:20:03 +0200407#elif defined (CONFIG_CAM5200)
Wolfgang Denk99753142006-07-21 11:16:34 +0200408# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
409 "1792k(kernel)," \
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200410 "5632k(rootfs)," \
411 "24m(home)"
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200412#elif defined (CONFIG_FO300)
413# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
414 "1408k(kernel)," \
415 "2m(initrd)," \
416 "4m(small-fs)," \
417 "8m(misc)," \
418 "16m(big-fs)"
Wolfgang Denk99753142006-07-21 11:16:34 +0200419#else
420# error "Unknown Carrier Board"
421#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +0000422
423/*
424 * Environment settings
425 */
426#define CFG_ENV_IS_IN_FLASH 1
Wolfgang Denk99753142006-07-21 11:16:34 +0200427#define CFG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100428#if defined(CONFIG_TQM5200_B) || defined (CONFIG_CAM5200)
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200429#define CFG_ENV_SECT_SIZE 0x40000
430#else
wdenk64519362004-07-11 17:40:54 +0000431#define CFG_ENV_SECT_SIZE 0x20000
Wolfgang Denk99753142006-07-21 11:16:34 +0200432#endif /* CONFIG_TQM5200_B */
wdenk8d3d9ed2005-03-16 16:32:26 +0000433#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200434#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
wdenk64519362004-07-11 17:40:54 +0000435
436/*
437 * Memory map
438 */
439#define CFG_MBAR 0xF0000000
440#define CFG_SDRAM_BASE 0x00000000
441#define CFG_DEFAULT_MBAR 0x80000000
442
443/* Use ON-Chip SRAM until RAM will be available */
444#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
445#ifdef CONFIG_POST
446/* preserve space for the post_word at end of on-chip SRAM */
447#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
448#else
449#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
450#endif
451
452
453#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
454#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
455#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
456
wdenk8d3d9ed2005-03-16 16:32:26 +0000457#define CFG_MONITOR_BASE TEXT_BASE
wdenk64519362004-07-11 17:40:54 +0000458#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
459# define CFG_RAMBOOT 1
460#endif
461
Wolfgang Denk641e3572006-07-22 01:20:03 +0200462#if defined (CONFIG_CAM5200)
Wolfgang Denk99753142006-07-21 11:16:34 +0200463# define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
464#elif defined(CONFIG_TQM5200_B)
465# define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200466#else
Wolfgang Denk99753142006-07-21 11:16:34 +0200467# define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
468#endif
469
470#define CFG_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
wdenk64519362004-07-11 17:40:54 +0000471#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
472
473/*
474 * Ethernet configuration
475 */
476#define CONFIG_MPC5xxx_FEC 1
477/*
478 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
479 */
480/* #define CONFIG_FEC_10MBIT 1 */
481#define CONFIG_PHY_ADDR 0x00
482
483/*
484 * GPIO configuration
485 *
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200486 * use CS1: Bit 0 (mask: 0x80000000):
487 * 1 -> Pin gpio_wkup_6 as second SDRAM chip select (mem_cs1).
wdenk64519362004-07-11 17:40:54 +0000488 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200489 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
490 * SPI on PSC3 according to PSC3 setting. Use for CAM5200.
491 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
492 * Use for REV200 STK52XX boards and FO300 boards. Do not use
493 * with REV100 modules (because, there I2C1 is used as I2C bus).
494 * use ATA: Bits 6-7 (mask 0x03000000):
495 * 00 -> No ATA chip selects, csb_4/5 used as normal chip selects.
496 * Use for CAM5200 board.
497 * 01 -> ATA cs0/1 on csb_4/5. Use for the remaining boards.
498 * use PSC6: Bits 9-11 (mask 0x00700000):
499 * 000 -> use PSC6_0 to PSC6_3 as GPIO, PSC6 could not be used as
500 * UART, CODEC or IrDA.
501 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to
502 * enable extended POST tests.
503 * Use for MINI-FAP and TQM5200_IB boards.
504 * 101 -> use PSC6 as UART. Pins PSC6_0 to PSC6_3 are used.
505 * Extended POST test is not available.
506 * Use for STK52xx, FO300 and CAM5200 boards.
507 * use PCI_DIS: Bit 16 (mask 0x00008000):
508 * 1 -> disable PCI controller (on CAM5200 board).
509 * use USB: Bits 18-19 (mask 0x00003000):
510 * 10 -> two UARTs (on FO300 and CAM5200).
511 * use PSC3: Bits 20-23 (mask: 0x00000f00):
512 * 0000 -> All PSC3 pins are GPIOs.
513 * 1100 -> UART/SPI (on FO300 board).
514 * 0100 -> UART (on CAM5200 board).
515 * use PSC2: Bits 25:27 (mask: 0x00000030):
516 * 000 -> All PSC2 pins are GPIOs.
517 * 100 -> UART (on CAM5200 board).
518 * 001 -> CAN1/2 on PSC2 pins.
519 * Use for REV100 STK52xx boards
520 * 01x -> Use AC97 (on FO300 board).
521 * use PSC1: Bits 29-31 (mask: 0x00000007):
522 * 100 -> UART (on all boards).
wdenk64519362004-07-11 17:40:54 +0000523 */
524#if defined (CONFIG_MINIFAP)
wdenka5948882005-03-27 23:41:39 +0000525# define CFG_GPS_PORT_CONFIG 0x91000004
wdenkdc130442004-12-12 22:06:17 +0000526#elif defined (CONFIG_STK52XX)
wdenk61c636e2005-03-31 18:42:15 +0000527# if defined (CONFIG_STK52XX_REV100)
528# define CFG_GPS_PORT_CONFIG 0x81500014
529# else /* STK52xx REV200 and above */
530# if defined (CONFIG_TQM5200_REV100)
531# error TQM5200 REV100 not supported on STK52XX REV200 or above
532# else/* TQM5200 REV200 and above */
533# define CFG_GPS_PORT_CONFIG 0x91500004
534# endif
wdenka5948882005-03-27 23:41:39 +0000535# endif
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200536#elif defined (CONFIG_FO300)
537# define CFG_GPS_PORT_CONFIG 0x91502c24
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200538#elif defined (CONFIG_CAM5200)
539# define CFG_GPS_PORT_CONFIG 0x8050A444
wdenk61c636e2005-03-31 18:42:15 +0000540#else /* TMQ5200 Inbetriebnahme-Board */
wdenka5948882005-03-27 23:41:39 +0000541# define CFG_GPS_PORT_CONFIG 0x81000004
wdenk64519362004-07-11 17:40:54 +0000542#endif
543
544/*
545 * RTC configuration
546 */
Wolfgang Denk09f940b2005-08-18 11:51:12 +0200547#if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
548# define CONFIG_RTC_M41T11 1
549# define CFG_I2C_RTC_ADDR 0x68
Wolfgang Denk8362ea42006-07-19 14:44:03 +0200550# define CFG_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
551 year */
Wolfgang Denk09f940b2005-08-18 11:51:12 +0200552#else
553# define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
554#endif
wdenk64519362004-07-11 17:40:54 +0000555
556/*
557 * Miscellaneous configurable options
558 */
559#define CFG_LONGHELP /* undef to save memory */
560#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Wolfgang Denk99753142006-07-21 11:16:34 +0200561
Wolfgang Denk274bac52006-10-28 02:29:14 +0200562#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Wolfgang Denk99753142006-07-21 11:16:34 +0200563#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
564#define CFG_PROMPT_HUSH_PS2 "> "
565
wdenk64519362004-07-11 17:40:54 +0000566#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
567#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
568#else
569#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
570#endif
571#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
572#define CFG_MAXARGS 16 /* max number of command args */
573#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
574
575/* Enable an alternate, more extensive memory test */
576#define CFG_ALT_MEMTEST
577
578#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
579#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
580
581#define CFG_LOAD_ADDR 0x100000 /* default load address */
582
583#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
584
585/*
586 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
587 * which is normally part of the default commands (CFV_CMD_DFL)
588 */
589#define CONFIG_LOOPW
590
591/*
592 * Various low-level settings
593 */
594#if defined(CONFIG_MPC5200)
595#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
596#define CFG_HID0_FINAL HID0_ICE
597#else
598#define CFG_HID0_INIT 0
599#define CFG_HID0_FINAL 0
600#endif
601
602#define CFG_BOOTCS_START CFG_FLASH_BASE
603#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200604#ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
wdenk64519362004-07-11 17:40:54 +0000605#define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
606#else
607#define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
608#endif
609#define CFG_CS0_START CFG_FLASH_BASE
610#define CFG_CS0_SIZE CFG_FLASH_SIZE
611
wdenkdc130442004-12-12 22:06:17 +0000612#define CONFIG_LAST_STAGE_INIT
wdenkdc130442004-12-12 22:06:17 +0000613
wdenk64519362004-07-11 17:40:54 +0000614/*
615 * SRAM - Do not map below 2 GB in address space, because this area is used
616 * for SDRAM autosizing.
617 */
wdenk64519362004-07-11 17:40:54 +0000618#define CFG_CS2_START 0xE5000000
wdenkdc130442004-12-12 22:06:17 +0000619#define CFG_CS2_SIZE 0x100000 /* 1 MByte */
wdenk64519362004-07-11 17:40:54 +0000620#define CFG_CS2_CFG 0x0004D930
wdenk64519362004-07-11 17:40:54 +0000621
622/*
623 * Grafic controller - Do not map below 2 GB in address space, because this
624 * area is used for SDRAM autosizing.
625 */
wdenka5948882005-03-27 23:41:39 +0000626#define SM501_FB_BASE 0xE0000000
627#define CFG_CS1_START (SM501_FB_BASE)
wdenk64519362004-07-11 17:40:54 +0000628#define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
wdenkda54bc92004-08-04 21:56:49 +0000629#define CFG_CS1_CFG 0x8F48FF70
wdenk64519362004-07-11 17:40:54 +0000630#define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
wdenk64519362004-07-11 17:40:54 +0000631
632#define CFG_CS_BURST 0x00000000
wdenka5948882005-03-27 23:41:39 +0000633#define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
wdenk64519362004-07-11 17:40:54 +0000634
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200635#if defined(CONFIG_CAM5200)
636#define CFG_CS4_START 0xB0000000
637#define CFG_CS4_SIZE 0x00010000
638#define CFG_CS4_CFG 0x01019C10
639
640#define CFG_CS5_START 0xD0000000
641#define CFG_CS5_SIZE 0x01208000
642#define CFG_CS5_CFG 0x1414BF10
643#endif
644
wdenk64519362004-07-11 17:40:54 +0000645#define CFG_RESET_ADDRESS 0xff000000
646
647/*-----------------------------------------------------------------------
648 * USB stuff
649 *-----------------------------------------------------------------------
650 */
651#define CONFIG_USB_CLOCK 0x0001BBBB
652#define CONFIG_USB_CONFIG 0x00001000
653
654/*-----------------------------------------------------------------------
655 * IDE/ATA stuff Supports IDE harddisk
656 *-----------------------------------------------------------------------
657 */
658
wdenk7dd13292004-07-11 20:04:51 +0000659#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
wdenk64519362004-07-11 17:40:54 +0000660
wdenk7dd13292004-07-11 20:04:51 +0000661#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
662#undef CONFIG_IDE_LED /* LED for ide not supported */
wdenk64519362004-07-11 17:40:54 +0000663
wdenk7dd13292004-07-11 20:04:51 +0000664#define CONFIG_IDE_RESET /* reset for ide supported */
wdenk64519362004-07-11 17:40:54 +0000665#define CONFIG_IDE_PREINIT
666
667#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenka5948882005-03-27 23:41:39 +0000668#define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
wdenk64519362004-07-11 17:40:54 +0000669
670#define CFG_ATA_IDE0_OFFSET 0x0000
671
672#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
673
674/* Offset for data I/O */
675#define CFG_ATA_DATA_OFFSET (0x0060)
676
677/* Offset for normal register accesses */
678#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
679
680/* Offset for alternate registers */
681#define CFG_ATA_ALT_OFFSET (0x005C)
682
wdenk7dd13292004-07-11 20:04:51 +0000683/* Interval between registers */
684#define CFG_ATA_STRIDE 4
wdenk64519362004-07-11 17:40:54 +0000685
686#endif /* __CONFIG_H */