blob: 6b8759f2b57707af660bf7156626c69d8ec4e4f5 [file] [log] [blame]
wdenk64519362004-07-11 17:40:54 +00001/*
wdenka5948882005-03-27 23:41:39 +00002 * (C) Copyright 2003-2005
wdenk64519362004-07-11 17:40:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
wdenka5948882005-03-27 23:41:39 +00005 * (C) Copyright 2004-2005
wdenk64519362004-07-11 17:40:54 +00006 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
wdenk64519362004-07-11 17:40:54 +000030/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
35#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
wdenka5948882005-03-27 23:41:39 +000038#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
wdenkdc130442004-12-12 22:06:17 +000039#define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
wdenk64519362004-07-11 17:40:54 +000040
41#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
42
43#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
44#define BOOTFLAG_WARM 0x02 /* Software reboot */
45
46#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
47#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
48# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
49#endif
50
51/*
52 * Serial console configuration
53 */
54#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
55#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
56#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
57
wdenkdc130442004-12-12 22:06:17 +000058#ifdef CONFIG_STK52XX
59#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
60#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
61#define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
62#define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
63#define CONFIG_BOARD_EARLY_INIT_R
64#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +000065
wdenk64519362004-07-11 17:40:54 +000066/*
67 * PCI Mapping:
68 * 0x40000000 - 0x4fffffff - PCI Memory
69 * 0x50000000 - 0x50ffffff - PCI IO Space
70 */
wdenkdc130442004-12-12 22:06:17 +000071#ifdef CONFIG_STK52XX
72#define CONFIG_PCI 1
wdenk64519362004-07-11 17:40:54 +000073#define CONFIG_PCI_PNP 1
wdenk79cf7572004-08-28 21:09:14 +000074/* #define CONFIG_PCI_SCAN_SHOW 1 */
wdenk64519362004-07-11 17:40:54 +000075
76#define CONFIG_PCI_MEM_BUS 0x40000000
77#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
78#define CONFIG_PCI_MEM_SIZE 0x10000000
79
80#define CONFIG_PCI_IO_BUS 0x50000000
81#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
82#define CONFIG_PCI_IO_SIZE 0x01000000
83
84#define CONFIG_NET_MULTI 1
Wolfgang Denk3f2f9dd2006-06-16 16:11:34 +020085#define CONFIG_EEPRO100 1
wdenk64519362004-07-11 17:40:54 +000086#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
87#define CONFIG_NS8382X 1
wdenk61c636e2005-03-31 18:42:15 +000088#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +000089
wdenka5948882005-03-27 23:41:39 +000090#ifdef CONFIG_PCI
wdenkdc130442004-12-12 22:06:17 +000091#define ADD_PCI_CMD CFG_CMD_PCI
wdenka5948882005-03-27 23:41:39 +000092#else
wdenkdc130442004-12-12 22:06:17 +000093#define ADD_PCI_CMD 0
94#endif
wdenk64519362004-07-11 17:40:54 +000095
wdenka5948882005-03-27 23:41:39 +000096/*
97 * Video console
98 */
99#if 1
100#define CONFIG_VIDEO
101#define CONFIG_VIDEO_SM501
102#define CONFIG_VIDEO_SM501_32BPP
103#define CONFIG_CFB_CONSOLE
104#define CONFIG_VIDEO_LOGO
105#define CONFIG_VGA_AS_SINGLE_DEVICE
106#define CONFIG_CONSOLE_EXTRA_INFO
107#define CONFIG_VIDEO_SW_CURSOR
108#define CONFIG_SPLASH_SCREEN
wdenk61c636e2005-03-31 18:42:15 +0000109#define CFG_CONSOLE_IS_IN_ENV
wdenka5948882005-03-27 23:41:39 +0000110#endif
wdenk64519362004-07-11 17:40:54 +0000111
wdenka5948882005-03-27 23:41:39 +0000112#ifdef CONFIG_VIDEO
113#define ADD_BMP_CMD CFG_CMD_BMP
114#else
115#define ADD_BMP_CMD 0
wdenk64519362004-07-11 17:40:54 +0000116#endif
117
118/* Partitions */
wdenk8d3d9ed2005-03-16 16:32:26 +0000119#define CONFIG_MAC_PARTITION
wdenk64519362004-07-11 17:40:54 +0000120#define CONFIG_DOS_PARTITION
wdenka5948882005-03-27 23:41:39 +0000121#define CONFIG_ISO_PARTITION
wdenk64519362004-07-11 17:40:54 +0000122
123/* USB */
wdenkdc130442004-12-12 22:06:17 +0000124#ifdef CONFIG_STK52XX
wdenk64519362004-07-11 17:40:54 +0000125#define CONFIG_USB_OHCI
wdenk7dd13292004-07-11 20:04:51 +0000126#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk64519362004-07-11 17:40:54 +0000127#define CONFIG_USB_STORAGE
128#else
wdenk7dd13292004-07-11 20:04:51 +0000129#define ADD_USB_CMD 0
wdenk64519362004-07-11 17:40:54 +0000130#endif
131
132/* POST support */
133#define CONFIG_POST (CFG_POST_MEMORY | \
134 CFG_POST_CPU | \
135 CFG_POST_I2C)
136
137#ifdef CONFIG_POST
138#define CFG_CMD_POST_DIAG CFG_CMD_DIAG
139/* preserve space for the post_word at end of on-chip SRAM */
140#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
141#else
142#define CFG_CMD_POST_DIAG 0
143#endif
144
145/* IDE */
wdenkdc130442004-12-12 22:06:17 +0000146#if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX)
wdenk99408ba2005-02-24 22:44:16 +0000147#define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2)
wdenk64519362004-07-11 17:40:54 +0000148#else
149#define ADD_IDE_CMD 0
150#endif
151
152/*
153 * Supported commands
154 */
155#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
wdenka5948882005-03-27 23:41:39 +0000156 ADD_BMP_CMD | \
wdenk99408ba2005-02-24 22:44:16 +0000157 ADD_IDE_CMD | \
wdenk64519362004-07-11 17:40:54 +0000158 ADD_PCI_CMD | \
159 ADD_USB_CMD | \
wdenk99408ba2005-02-24 22:44:16 +0000160 CFG_CMD_ASKENV | \
wdenk64519362004-07-11 17:40:54 +0000161 CFG_CMD_DATE | \
wdenk99408ba2005-02-24 22:44:16 +0000162 CFG_CMD_DHCP | \
wdenk99408ba2005-02-24 22:44:16 +0000163 CFG_CMD_EEPROM | \
164 CFG_CMD_I2C | \
Wolfgang Denkcc1850e2005-08-23 22:27:41 +0200165 CFG_CMD_JFFS2 | \
wdenk64519362004-07-11 17:40:54 +0000166 CFG_CMD_MII | \
wdenk8d5d28a2005-04-02 22:37:54 +0000167 CFG_CMD_NFS | \
wdenk64519362004-07-11 17:40:54 +0000168 CFG_CMD_PING | \
wdenk99408ba2005-02-24 22:44:16 +0000169 CFG_CMD_POST_DIAG | \
wdenk8d5d28a2005-04-02 22:37:54 +0000170 CFG_CMD_REGINFO | \
Wolfgang Denke4e5e4e2005-08-19 00:46:54 +0200171 CFG_CMD_SNTP | \
172 CFG_CMD_BSP)
wdenk64519362004-07-11 17:40:54 +0000173
174/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
175#include <cmd_confdefs.h>
176
wdenk99408ba2005-02-24 22:44:16 +0000177#define CONFIG_TIMESTAMP /* display image timestamps */
178
wdenk64519362004-07-11 17:40:54 +0000179#if (TEXT_BASE == 0xFC000000) /* Boot low */
wdenk7dd13292004-07-11 20:04:51 +0000180# define CFG_LOWBOOT 1
wdenk64519362004-07-11 17:40:54 +0000181#endif
182
183/*
184 * Autobooting
185 */
186#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
187
wdenk7dd13292004-07-11 20:04:51 +0000188#define CONFIG_PREBOOT "echo;" \
wdenk64519362004-07-11 17:40:54 +0000189 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
190 "echo"
191
192#undef CONFIG_BOOTARGS
193
wdenk7dd13292004-07-11 20:04:51 +0000194#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk64519362004-07-11 17:40:54 +0000195 "netdev=eth0\0" \
wdenk8d3d9ed2005-03-16 16:32:26 +0000196 "rootpath=/opt/eldk/ppc_6xx\0" \
wdenk64519362004-07-11 17:40:54 +0000197 "ramargs=setenv bootargs root=/dev/ram rw\0" \
wdenk64519362004-07-11 17:40:54 +0000198 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100199 "nfsroot=${serverip}:${rootpath}\0" \
200 "addip=setenv bootargs ${bootargs} " \
201 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
202 ":${hostname}:${netdev}:off panic=1\0" \
wdenk64519362004-07-11 17:40:54 +0000203 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100204 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
wdenkdc130442004-12-12 22:06:17 +0000205 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100206 "bootm ${kernel_addr}\0" \
207 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk8d3d9ed2005-03-16 16:32:26 +0000208 "bootfile=/tftpboot/tqm5200/uImage\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100209 "load=tftp 200000 ${u-boot}\0" \
Wolfgang Denk3f2f9dd2006-06-16 16:11:34 +0200210 "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
wdenk8d3d9ed2005-03-16 16:32:26 +0000211 "update=protect off FC000000 FC05FFFF;" \
212 "erase FC000000 FC05FFFF;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100213 "cp.b 200000 FC000000 ${filesize};" \
wdenk6601db22005-03-17 16:43:10 +0000214 "protect on FC000000 FC05FFFF\0" \
wdenkdc130442004-12-12 22:06:17 +0000215 ""
wdenk64519362004-07-11 17:40:54 +0000216
217#define CONFIG_BOOTCOMMAND "run net_nfs"
218
219/*
220 * IPB Bus clocking configuration.
221 */
wdenk7dd13292004-07-11 20:04:51 +0000222#define CFG_IPBSPEED_133 /* define for 133MHz speed */
wdenk64519362004-07-11 17:40:54 +0000223
224#if defined(CFG_IPBSPEED_133)
225/*
226 * PCI Bus clocking configuration
227 *
228 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
229 * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't
230 * been tested with a IPB Bus Clock of 66 MHz.
231 */
232#define CFG_PCISPEED_66 /* define for 66MHz speed */
233#endif
234
235/*
236 * I2C configuration
237 */
238#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
wdenka5948882005-03-27 23:41:39 +0000239#ifdef CONFIG_TQM5200_REV100
240#define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
wdenk64519362004-07-11 17:40:54 +0000241#else
wdenka5948882005-03-27 23:41:39 +0000242#define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
wdenk64519362004-07-11 17:40:54 +0000243#endif
244
245/*
246 * I2C clock frequency
247 *
248 * Please notice, that the resulting clock frequency could differ from the
249 * configured value. This is because the I2C clock is derived from system
250 * clock over a frequency divider with only a few divider values. U-boot
251 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
252 * approximation allways lies below the configured value, never above.
253 */
254#define CFG_I2C_SPEED 100000 /* 100 kHz */
255#define CFG_I2C_SLAVE 0x7F
256
257/*
258 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
259 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
260 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
261 * same configuration could be used.
262 */
263#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
264#define CFG_I2C_EEPROM_ADDR_LEN 2
265#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
266#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
267
268/*
269 * HW-Monitor configuration on Mini-FAP
270 */
271#if defined (CONFIG_MINIFAP)
272#define CFG_I2C_HWMON_ADDR 0x2C
273#endif
274
275/* List of I2C addresses to be verified by POST */
wdenk64519362004-07-11 17:40:54 +0000276#if defined (CONFIG_MINIFAP)
277#undef I2C_ADDR_LIST
278#define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
279 CFG_I2C_HWMON_ADDR, \
280 CFG_I2C_SLAVE }
281#endif
282
283/*
284 * Flash configuration
285 */
286#define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
287
wdenkdc130442004-12-12 22:06:17 +0000288/* use CFI flash driver if no module variant is spezified */
289#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
290#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
291#define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
292#define CFG_FLASH_EMPTY_INFO
wdenka5948882005-03-27 23:41:39 +0000293#define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
294#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
295#undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
wdenk64519362004-07-11 17:40:54 +0000296
297#if !defined(CFG_LOWBOOT)
wdenk8d3d9ed2005-03-16 16:32:26 +0000298#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
wdenk64519362004-07-11 17:40:54 +0000299#else /* CFG_LOWBOOT */
wdenk8d3d9ed2005-03-16 16:32:26 +0000300#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
wdenk64519362004-07-11 17:40:54 +0000301#endif /* CFG_LOWBOOT */
302#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
303 (= chip selects) */
wdenk7dd13292004-07-11 20:04:51 +0000304#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
305#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenk64519362004-07-11 17:40:54 +0000306
Wolfgang Denkcc1850e2005-08-23 22:27:41 +0200307/* Dynamic MTD partition support */
308#define CONFIG_JFFS2_CMDLINE
309#define MTDIDS_DEFAULT "nor0=TQM5200-0"
310#define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
311 "1408k(kernel)," \
312 "2m(initrd)," \
313 "4m(small-fs)," \
314 "16m(big-fs)," \
315 "8m(misc)"
wdenk64519362004-07-11 17:40:54 +0000316
317/*
318 * Environment settings
319 */
320#define CFG_ENV_IS_IN_FLASH 1
321#define CFG_ENV_SIZE 0x10000
322#define CFG_ENV_SECT_SIZE 0x20000
wdenk8d3d9ed2005-03-16 16:32:26 +0000323#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
324#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
wdenk64519362004-07-11 17:40:54 +0000325
326/*
327 * Memory map
328 */
329#define CFG_MBAR 0xF0000000
330#define CFG_SDRAM_BASE 0x00000000
331#define CFG_DEFAULT_MBAR 0x80000000
332
333/* Use ON-Chip SRAM until RAM will be available */
334#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
335#ifdef CONFIG_POST
336/* preserve space for the post_word at end of on-chip SRAM */
337#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
338#else
339#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
340#endif
341
342
343#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
344#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
345#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
346
wdenk8d3d9ed2005-03-16 16:32:26 +0000347#define CFG_MONITOR_BASE TEXT_BASE
wdenk64519362004-07-11 17:40:54 +0000348#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
349# define CFG_RAMBOOT 1
350#endif
351
wdenk8d3d9ed2005-03-16 16:32:26 +0000352#define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
Wolfgang Denk16c192e2005-12-01 00:55:19 +0100353#define CFG_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
wdenk64519362004-07-11 17:40:54 +0000354#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
355
356/*
357 * Ethernet configuration
358 */
359#define CONFIG_MPC5xxx_FEC 1
360/*
361 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
362 */
363/* #define CONFIG_FEC_10MBIT 1 */
364#define CONFIG_PHY_ADDR 0x00
365
366/*
367 * GPIO configuration
368 *
369 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
370 * Bit 0 (mask: 0x80000000): 1
371 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
wdenka5948882005-03-27 23:41:39 +0000372 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
wdenka5948882005-03-27 23:41:39 +0000373 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
wdenk61c636e2005-03-31 18:42:15 +0000374 * Use for REV200 STK52XX boards. Do not use with REV100 modules
375 * (because, there I2C1 is used as I2C bus)
wdenk64519362004-07-11 17:40:54 +0000376 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
wdenk61c636e2005-03-31 18:42:15 +0000377 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
378 * 000 -> All PSC2 pins are GIOPs
379 * 001 -> CAN1/2 on PSC2 pins
380 * Use for REV100 STK52xx boards
wdenkdc130442004-12-12 22:06:17 +0000381 * use PSC6:
382 * on STK52xx:
wdenka5948882005-03-27 23:41:39 +0000383 * use as UART. Pins PSC6_0 to PSC6_3 are used.
384 * Bits 9:11 (mask: 0x00700000):
wdenkdc130442004-12-12 22:06:17 +0000385 * 101 -> PSC6 : Extended POST test is not available
386 * on MINI-FAP and TQM5200_IB:
wdenka5948882005-03-27 23:41:39 +0000387 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
388 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
389 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
390 * tests.
wdenk64519362004-07-11 17:40:54 +0000391 */
392#if defined (CONFIG_MINIFAP)
wdenka5948882005-03-27 23:41:39 +0000393# define CFG_GPS_PORT_CONFIG 0x91000004
wdenkdc130442004-12-12 22:06:17 +0000394#elif defined (CONFIG_STK52XX)
wdenk61c636e2005-03-31 18:42:15 +0000395# if defined (CONFIG_STK52XX_REV100)
396# define CFG_GPS_PORT_CONFIG 0x81500014
397# else /* STK52xx REV200 and above */
398# if defined (CONFIG_TQM5200_REV100)
399# error TQM5200 REV100 not supported on STK52XX REV200 or above
400# else/* TQM5200 REV200 and above */
401# define CFG_GPS_PORT_CONFIG 0x91500004
402# endif
wdenka5948882005-03-27 23:41:39 +0000403# endif
wdenk61c636e2005-03-31 18:42:15 +0000404#else /* TMQ5200 Inbetriebnahme-Board */
wdenka5948882005-03-27 23:41:39 +0000405# define CFG_GPS_PORT_CONFIG 0x81000004
wdenk64519362004-07-11 17:40:54 +0000406#endif
407
408/*
409 * RTC configuration
410 */
Wolfgang Denk09f940b2005-08-18 11:51:12 +0200411#if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
412# define CONFIG_RTC_M41T11 1
413# define CFG_I2C_RTC_ADDR 0x68
414#else
415# define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
416#endif
wdenk64519362004-07-11 17:40:54 +0000417
418/*
419 * Miscellaneous configurable options
420 */
421#define CFG_LONGHELP /* undef to save memory */
422#define CFG_PROMPT "=> " /* Monitor Command Prompt */
423#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
424#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
425#else
426#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
427#endif
428#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
429#define CFG_MAXARGS 16 /* max number of command args */
430#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
431
432/* Enable an alternate, more extensive memory test */
433#define CFG_ALT_MEMTEST
434
435#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
436#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
437
438#define CFG_LOAD_ADDR 0x100000 /* default load address */
439
440#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
441
442/*
443 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
444 * which is normally part of the default commands (CFV_CMD_DFL)
445 */
446#define CONFIG_LOOPW
447
448/*
449 * Various low-level settings
450 */
451#if defined(CONFIG_MPC5200)
452#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
453#define CFG_HID0_FINAL HID0_ICE
454#else
455#define CFG_HID0_INIT 0
456#define CFG_HID0_FINAL 0
457#endif
458
459#define CFG_BOOTCS_START CFG_FLASH_BASE
460#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
461#ifdef CFG_PCISPEED_66
462#define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
463#else
464#define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
465#endif
466#define CFG_CS0_START CFG_FLASH_BASE
467#define CFG_CS0_SIZE CFG_FLASH_SIZE
468
wdenkdc130442004-12-12 22:06:17 +0000469/* automatic configuration of chip selects */
470#ifdef CONFIG_CS_AUTOCONF
471#define CONFIG_LAST_STAGE_INIT
472#endif
473
wdenk64519362004-07-11 17:40:54 +0000474/*
475 * SRAM - Do not map below 2 GB in address space, because this area is used
476 * for SDRAM autosizing.
477 */
Wolfgang Denk3f2f9dd2006-06-16 16:11:34 +0200478#if defined (CONFIG_CS_AUTOCONF)
wdenk64519362004-07-11 17:40:54 +0000479#define CFG_CS2_START 0xE5000000
wdenkdc130442004-12-12 22:06:17 +0000480#define CFG_CS2_SIZE 0x100000 /* 1 MByte */
wdenk64519362004-07-11 17:40:54 +0000481#define CFG_CS2_CFG 0x0004D930
482#endif
483
484/*
485 * Grafic controller - Do not map below 2 GB in address space, because this
486 * area is used for SDRAM autosizing.
487 */
Wolfgang Denk3f2f9dd2006-06-16 16:11:34 +0200488#if defined (CONFIG_CS_AUTOCONF)
wdenka5948882005-03-27 23:41:39 +0000489#define SM501_FB_BASE 0xE0000000
490#define CFG_CS1_START (SM501_FB_BASE)
wdenk64519362004-07-11 17:40:54 +0000491#define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
wdenkda54bc92004-08-04 21:56:49 +0000492#define CFG_CS1_CFG 0x8F48FF70
wdenk64519362004-07-11 17:40:54 +0000493#define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
494#endif
495
496#define CFG_CS_BURST 0x00000000
wdenka5948882005-03-27 23:41:39 +0000497#define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
wdenk64519362004-07-11 17:40:54 +0000498
499#define CFG_RESET_ADDRESS 0xff000000
500
501/*-----------------------------------------------------------------------
502 * USB stuff
503 *-----------------------------------------------------------------------
504 */
505#define CONFIG_USB_CLOCK 0x0001BBBB
506#define CONFIG_USB_CONFIG 0x00001000
507
508/*-----------------------------------------------------------------------
509 * IDE/ATA stuff Supports IDE harddisk
510 *-----------------------------------------------------------------------
511 */
512
wdenk7dd13292004-07-11 20:04:51 +0000513#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
wdenk64519362004-07-11 17:40:54 +0000514
wdenk7dd13292004-07-11 20:04:51 +0000515#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
516#undef CONFIG_IDE_LED /* LED for ide not supported */
wdenk64519362004-07-11 17:40:54 +0000517
wdenk7dd13292004-07-11 20:04:51 +0000518#define CONFIG_IDE_RESET /* reset for ide supported */
wdenk64519362004-07-11 17:40:54 +0000519#define CONFIG_IDE_PREINIT
520
521#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenka5948882005-03-27 23:41:39 +0000522#define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
wdenk64519362004-07-11 17:40:54 +0000523
524#define CFG_ATA_IDE0_OFFSET 0x0000
525
526#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
527
528/* Offset for data I/O */
529#define CFG_ATA_DATA_OFFSET (0x0060)
530
531/* Offset for normal register accesses */
532#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
533
534/* Offset for alternate registers */
535#define CFG_ATA_ALT_OFFSET (0x005C)
536
wdenk7dd13292004-07-11 20:04:51 +0000537/* Interval between registers */
538#define CFG_ATA_STRIDE 4
wdenk64519362004-07-11 17:40:54 +0000539
540#endif /* __CONFIG_H */