blob: 7aef43fac2df4bd7b06910c73cebbea80539f92b [file] [log] [blame]
York Sun7b08d212014-06-23 15:15:56 -07001/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sun7b08d212014-06-23 15:15:56 -070010#define CONFIG_REMAKE_ELF
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#define CONFIG_FSL_LAYERSCAPE
Mingkai Hu0e58b512015-10-26 19:47:50 +080012#define CONFIG_MP
York Sun7b08d212014-06-23 15:15:56 -070013#define CONFIG_GICV3
Bhupesh Sharmaa0c00ff2015-01-06 13:11:21 -080014#define CONFIG_FSL_TZPC_BP147
York Sun7b08d212014-06-23 15:15:56 -070015
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053016#include <asm/arch/ls2080a_stream_id.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080017#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070018
Mingkai Hu0e58b512015-10-26 19:47:50 +080019/* Link Definitions */
20#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
21
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070022/* We need architecture specific misc initializations */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070023
Aneesh Bansal04cc54b2016-04-06 22:25:51 +053024#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
25
York Sun7b08d212014-06-23 15:15:56 -070026/* Link Definitions */
Yuan Yao331c87c2016-06-08 18:25:00 +080027#ifndef CONFIG_QSPI_BOOT
Scott Wood8e728cd2015-03-24 13:25:02 -070028#ifdef CONFIG_SPL
29#define CONFIG_SYS_TEXT_BASE 0x80400000
30#else
Prabhakar Kushwaha23931692015-03-20 19:28:06 -070031#define CONFIG_SYS_TEXT_BASE 0x30100000
Scott Wood8e728cd2015-03-24 13:25:02 -070032#endif
Yuan Yao331c87c2016-06-08 18:25:00 +080033#endif
York Sun7b08d212014-06-23 15:15:56 -070034
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053035#ifdef CONFIG_EMU
York Sun7b08d212014-06-23 15:15:56 -070036#define CONFIG_SYS_NO_FLASH
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053037#endif
York Sun7b08d212014-06-23 15:15:56 -070038
39#define CONFIG_SUPPORT_RAW_INITRD
40
41#define CONFIG_SKIP_LOWLEVEL_INIT
York Sun7b08d212014-06-23 15:15:56 -070042
Scott Wood8e728cd2015-03-24 13:25:02 -070043#ifndef CONFIG_SPL
York Sun7b08d212014-06-23 15:15:56 -070044#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Scott Wood8e728cd2015-03-24 13:25:02 -070045#endif
York Sun7b08d212014-06-23 15:15:56 -070046#ifndef CONFIG_SYS_FSL_DDR4
York Sun7b08d212014-06-23 15:15:56 -070047#define CONFIG_SYS_DDR_RAW_TIMING
48#endif
York Sun7b08d212014-06-23 15:15:56 -070049
50#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
51
Mingkai Hu0e58b512015-10-26 19:47:50 +080052#define CONFIG_VERY_BIG_RAM
York Sun7b08d212014-06-23 15:15:56 -070053#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
54#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
55#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
56#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070057#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
58
York Sun290a83a2014-09-08 12:20:01 -070059/*
60 * SMP Definitinos
61 */
62#define CPU_RELEASE_ADDR secondary_boot_func
63
York Sunc7a0e302014-08-13 10:21:05 -070064#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053065#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sunc7a0e302014-08-13 10:21:05 -070066#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
67/*
68 * DDR controller use 0 as the base address for binding.
69 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
70 */
71#define CONFIG_SYS_DP_DDR_BASE_PHY 0
72#define CONFIG_DP_DDR_CTRL 2
73#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053074#endif
York Sun7b08d212014-06-23 15:15:56 -070075
76/* Generic Timer Definitions */
York Sun77a10972015-03-20 19:28:08 -070077/*
78 * This is not an accurate number. It is used in start.S. The frequency
79 * will be udpated later when get_bus_freq(0) is available.
80 */
81#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sun7b08d212014-06-23 15:15:56 -070082
83/* Size of malloc() pool */
Prabhakar Kushwahae0665b12015-03-19 09:20:47 -070084#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sun7b08d212014-06-23 15:15:56 -070085
86/* I2C */
York Sun7b08d212014-06-23 15:15:56 -070087#define CONFIG_SYS_I2C
88#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +020089#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
90#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -070091#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
92#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
York Sun7b08d212014-06-23 15:15:56 -070093
94/* Serial Port */
York Sun03017032015-03-20 19:28:23 -070095#define CONFIG_CONS_INDEX 1
York Sun7b08d212014-06-23 15:15:56 -070096#define CONFIG_SYS_NS16550_SERIAL
97#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3a76dd52017-01-10 16:44:16 +080098#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
York Sun7b08d212014-06-23 15:15:56 -070099
100#define CONFIG_BAUDRATE 115200
101#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
102
103/* IFC */
104#define CONFIG_FSL_IFC
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700105
York Sun7b08d212014-06-23 15:15:56 -0700106/*
York Sun03017032015-03-20 19:28:23 -0700107 * During booting, IFC is mapped at the region of 0x30000000.
108 * But this region is limited to 256MB. To accommodate NOR, promjet
109 * and FPGA. This region is divided as below:
110 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
111 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
112 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
113 *
114 * To accommodate bigger NOR flash and other devices, we will map IFC
115 * chip selects to as below:
116 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
117 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
118 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
119 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
120 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
121 *
122 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -0700123 * CONFIG_SYS_FLASH_BASE has the final address (core view)
124 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
125 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
126 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
127 */
York Sun03017032015-03-20 19:28:23 -0700128
York Sun7b08d212014-06-23 15:15:56 -0700129#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
130#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
131#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
132
York Sun03017032015-03-20 19:28:23 -0700133#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
134#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
135
York Sun03017032015-03-20 19:28:23 -0700136#ifndef __ASSEMBLY__
137unsigned long long get_qixis_addr(void);
138#endif
139#define QIXIS_BASE get_qixis_addr()
140#define QIXIS_BASE_PHYS 0x20000000
141#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -0700142#define QIXIS_STAT_PRES1 0xb
143#define QIXIS_SDID_MASK 0x07
144#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -0700145
146#define CONFIG_SYS_NAND_BASE 0x530000000ULL
147#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530148
York Sun7b08d212014-06-23 15:15:56 -0700149/* MC firmware */
150#define CONFIG_FSL_MC_ENET
York Sun7b08d212014-06-23 15:15:56 -0700151/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -0700152#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
153#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
154#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
155#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Suncbe8e1c2016-04-04 11:41:26 -0700156/* For LS2085A */
J. German Riverac3b505f2015-07-02 11:28:58 +0530157#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
158#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -0700159
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530160/*
161 * Carve out a DDR region which will not be used by u-boot/Linux
162 *
163 * It will be used by MC and Debug Server. The MC region must be
164 * 512MB aligned, so the min size to hide is 512MB.
165 */
York Sune45e13e2016-08-03 12:33:00 -0700166#ifdef CONFIG_FSL_MC_ENET
Pratiyush Mohan Srivastavaaf150f62015-12-22 16:49:34 +0530167#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (512UL * 1024 * 1024)
York Sun928b6812015-12-07 11:08:58 -0800168#define CONFIG_SYS_MC_RSV_MEM_ALIGN (512UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700169#endif
170
171/* Command line configuration */
York Sun7b08d212014-06-23 15:15:56 -0700172#define CONFIG_CMD_ENV
York Sun7b08d212014-06-23 15:15:56 -0700173
174/* Miscellaneous configurable options */
175#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
176
177/* Physical Memory Map */
178/* fixme: these need to be checked against the board */
179#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sun7b08d212014-06-23 15:15:56 -0700180
York Sunc7a0e302014-08-13 10:21:05 -0700181#define CONFIG_NR_DRAM_BANKS 3
York Sun7b08d212014-06-23 15:15:56 -0700182
York Sun7b08d212014-06-23 15:15:56 -0700183#define CONFIG_HWCONFIG
184#define HWCONFIG_BUFFER_SIZE 128
185
Alison Wang36427502015-11-13 16:49:06 +0800186/* Allow to overwrite serial and ethaddr */
187#define CONFIG_ENV_OVERWRITE
188
York Sun7b08d212014-06-23 15:15:56 -0700189/* Initial environment variables */
190#define CONFIG_EXTRA_ENV_SETTINGS \
191 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
192 "loadaddr=0x80100000\0" \
193 "kernel_addr=0x100000\0" \
194 "ramdisk_addr=0x800000\0" \
195 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700196 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700197 "initrd_high=0xffffffffffffffff\0" \
198 "kernel_start=0x581200000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800199 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530200 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530201 "console=ttyAMA0,38400n8\0" \
202 "mcinitcmd=fsl_mc start mc 0x580300000" \
203 " 0x580800000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700204
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530205#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
York Sun15b2c802016-02-29 15:58:20 -0800206 "earlycon=uart8250,mmio,0x21c0500 " \
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530207 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
Ashish Kumara7161db2016-01-14 18:12:29 +0530208 " hugepagesz=2m hugepages=256"
Prabhakar Kushwahad78fa5e2016-02-03 17:04:07 +0530209#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580700000 &&" \
210 " cp.b $kernel_start $kernel_load" \
211 " $kernel_size && bootm $kernel_load"
York Sun7b08d212014-06-23 15:15:56 -0700212
York Sun7b08d212014-06-23 15:15:56 -0700213/* Monitor Command Prompt */
214#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sun7b08d212014-06-23 15:15:56 -0700215#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
216 sizeof(CONFIG_SYS_PROMPT) + 16)
York Sun7b08d212014-06-23 15:15:56 -0700217#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
218#define CONFIG_SYS_LONGHELP
219#define CONFIG_CMDLINE_EDITING 1
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700220#define CONFIG_AUTO_COMPLETE
York Sun7b08d212014-06-23 15:15:56 -0700221#define CONFIG_SYS_MAXARGS 64 /* max command args */
222
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700223#define CONFIG_PANIC_HANG /* do not reset board on panic */
224
Scott Wood8e728cd2015-03-24 13:25:02 -0700225#define CONFIG_SPL_BSS_START_ADDR 0x80100000
226#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Scott Wood8e728cd2015-03-24 13:25:02 -0700227#define CONFIG_SPL_FRAMEWORK
Scott Wood8e728cd2015-03-24 13:25:02 -0700228#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
Scott Wood8e728cd2015-03-24 13:25:02 -0700229#define CONFIG_SPL_MAX_SIZE 0x16000
Scott Wood8e728cd2015-03-24 13:25:02 -0700230#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
231#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
232#define CONFIG_SPL_TEXT_BASE 0x1800a000
233
234#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
235#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
236#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
237#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
Yuan Yao5d555b92016-06-08 18:24:58 +0800238#define CONFIG_SYS_MONITOR_LEN (640 * 1024)
Scott Wood8e728cd2015-03-24 13:25:02 -0700239
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530240#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
241
Aneesh Bansal04cc54b2016-04-06 22:25:51 +0530242/* Hash command with SHA acceleration supported in hardware */
243#ifdef CONFIG_FSL_CAAM
244#define CONFIG_CMD_HASH
245#define CONFIG_SHA_HW_ACCEL
246#endif
247
York Sun7b08d212014-06-23 15:15:56 -0700248#endif /* __LS2_COMMON_H */