blob: 3efac1fa7800aa0b18a76c623d2193d214b61038 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hueee86ff2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Biwen Li014460b2020-02-05 22:02:16 +08004 * Copyright (C) 2019 NXP
Mingkai Hueee86ff2015-10-26 19:47:52 +08005 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg2a2857b2017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu83c4ece2017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg2a2857b2017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Hueee86ff2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
Mingkai Hueee86ff2015-10-26 19:47:52 +080030#define CONFIG_GICV2
31
Bharat Bhushan882b6322017-03-22 12:06:27 +053032#include <asm/arch/stream_id_lsch2.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080033#include <asm/arch/config.h>
Mingkai Hueee86ff2015-10-26 19:47:52 +080034
35/* Link Definitions */
Rajesh Bhagatb89aed42018-11-05 18:02:44 +000036#ifdef CONFIG_TFABOOT
37#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
38#else
Mingkai Hueee86ff2015-10-26 19:47:52 +080039#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatb89aed42018-11-05 18:02:44 +000040#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +080041
Mingkai Hueee86ff2015-10-26 19:47:52 +080042#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Hueee86ff2015-10-26 19:47:52 +080043
Mingkai Hueee86ff2015-10-26 19:47:52 +080044#define CONFIG_VERY_BIG_RAM
45#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
46#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xief6c83952015-11-23 15:23:48 +080048#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Hueee86ff2015-10-26 19:47:52 +080049
Hou Zhiqiangc7098fa2015-10-26 19:47:57 +080050#define CPU_RELEASE_ADDR secondary_boot_func
51
Mingkai Hueee86ff2015-10-26 19:47:52 +080052/* Generic Timer Definitions */
53#define COUNTER_FREQUENCY 25000000 /* 25MHz */
54
55/* Size of malloc() pool */
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
57
58/* Serial Port */
Mingkai Hueee86ff2015-10-26 19:47:52 +080059#define CONFIG_SYS_NS16550_SERIAL
60#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3f91cda2017-01-10 16:44:15 +080061#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Hueee86ff2015-10-26 19:47:52 +080062
Mingkai Hueee86ff2015-10-26 19:47:52 +080063#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
64
Gong Qianyuf671f6c2015-10-26 19:47:56 +080065/* SD boot SPL */
66#ifdef CONFIG_SD_BOOT
Gong Qianyuf671f6c2015-10-26 19:47:56 +080067
Ruchika Guptad6b89202017-04-17 18:07:17 +053068#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080069#define CONFIG_SPL_STACK 0x1001e000
70#define CONFIG_SPL_PAD_TO 0x1d000
71
York Sunf7eed6b2017-09-28 08:42:16 -070072#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuf671f6c2015-10-26 19:47:56 +080074#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sunf7eed6b2017-09-28 08:42:16 -070075#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuf671f6c2015-10-26 19:47:56 +080076#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptad6b89202017-04-17 18:07:17 +053077
Udit Agarwal22ec2382019-11-07 16:11:32 +000078#ifdef CONFIG_NXP_ESBC
Ruchika Guptad6b89202017-04-17 18:07:17 +053079#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
80/*
81 * HDR would be appended at end of image and copied to DDR along
82 * with U-Boot image. Here u-boot max. size is 512K. So if binary
83 * size increases then increase this size in case of secure boot as
84 * it uses raw u-boot image instead of fit image.
85 */
86#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
87#else
88#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal22ec2382019-11-07 16:11:32 +000089#endif /* ifdef CONFIG_NXP_ESBC */
Gong Qianyuf671f6c2015-10-26 19:47:56 +080090#endif
91
Gong Qianyu8168a0f2015-10-26 19:47:53 +080092/* NAND SPL */
93#ifdef CONFIG_NAND_BOOT
94#define CONFIG_SPL_PBL_PAD
Gong Qianyu8168a0f2015-10-26 19:47:53 +080095#define CONFIG_SPL_MAX_SIZE 0x1a000
96#define CONFIG_SPL_STACK 0x1001d000
97#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
98#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
99#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
100#define CONFIG_SPL_BSS_START_ADDR 0x80100000
101#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
102#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Guptaba688752017-04-17 18:07:18 +0530103
Udit Agarwal22ec2382019-11-07 16:11:32 +0000104#ifdef CONFIG_NXP_ESBC
Ruchika Guptaba688752017-04-17 18:07:18 +0530105#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal22ec2382019-11-07 16:11:32 +0000106#endif /* ifdef CONFIG_NXP_ESBC */
Ruchika Guptaba688752017-04-17 18:07:18 +0530107
108#ifdef CONFIG_U_BOOT_HDR_SIZE
109/*
110 * HDR would be appended at end of image and copied to DDR along
111 * with U-Boot image. Here u-boot max. size is 512K. So if binary
112 * size increases then increase this size in case of secure boot as
113 * it uses raw u-boot image instead of fit image.
114 */
115#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
116#else
117#define CONFIG_SYS_MONITOR_LEN 0x100000
118#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
119
Gong Qianyu8168a0f2015-10-26 19:47:53 +0800120#endif
121
Mingkai Hueee86ff2015-10-26 19:47:52 +0800122/* IFC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530123#ifndef SPL_NO_IFC
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000124#if defined(CONFIG_TFABOOT) || \
125 (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
Mingkai Hueee86ff2015-10-26 19:47:52 +0800126#define CONFIG_FSL_IFC
127/*
128 * CONFIG_SYS_FLASH_BASE has the final address (core view)
129 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
130 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
131 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
132 */
133#define CONFIG_SYS_FLASH_BASE 0x60000000
134#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
135#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
136
Masahiro Yamada8cea9b52017-02-11 22:43:54 +0900137#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Hueee86ff2015-10-26 19:47:52 +0800138#define CONFIG_SYS_FLASH_QUIET_TEST
139#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
140#endif
Gong Qianyu760df892016-01-25 15:16:06 +0800141#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530142#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800143
144/* I2C */
Biwen Li014460b2020-02-05 22:02:16 +0800145#ifndef CONFIG_DM_I2C
Mingkai Hueee86ff2015-10-26 19:47:52 +0800146#define CONFIG_SYS_I2C
Biwen Li014460b2020-02-05 22:02:16 +0800147#define CONFIG_SYS_I2C_MXC
148#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
149#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
150#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
151#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
152#else
153#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
154#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
155#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800156
157/* PCIe */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530158#ifndef SPL_NO_PCIE
Mingkai Hueee86ff2015-10-26 19:47:52 +0800159#define CONFIG_PCIE1 /* PCIE controller 1 */
160#define CONFIG_PCIE2 /* PCIE controller 2 */
161#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Hueee86ff2015-10-26 19:47:52 +0800162
Mingkai Hueee86ff2015-10-26 19:47:52 +0800163#ifdef CONFIG_PCI
Mingkai Hueee86ff2015-10-26 19:47:52 +0800164#define CONFIG_PCI_SCAN_SHOW
Mingkai Hueee86ff2015-10-26 19:47:52 +0800165#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530166#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800167
Yangbo Luda6121b2015-10-26 19:47:55 +0800168/* MMC */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530169#ifndef SPL_NO_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800170#ifdef CONFIG_MMC
Yangbo Luda6121b2015-10-26 19:47:55 +0800171#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Luda6121b2015-10-26 19:47:55 +0800172#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530173#endif
Yangbo Luda6121b2015-10-26 19:47:55 +0800174
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800175/* DSPI */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530176#ifndef SPL_NO_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800177#ifdef CONFIG_FSL_DSPI
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800178#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
179#define CONFIG_SPI_FLASH_SST /* cs1 */
180#define CONFIG_SPI_FLASH_EON /* cs2 */
Gong Qianyu760df892016-01-25 15:16:06 +0800181#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530182#endif
Gong Qianyu51c18dc2016-01-25 15:16:05 +0800183
Shaohui Xie04643262015-10-26 19:47:54 +0800184/* FMan ucode */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530185#ifndef SPL_NO_FMAN
Shaohui Xie04643262015-10-26 19:47:54 +0800186#define CONFIG_SYS_DPAA_FMAN
187#ifdef CONFIG_SYS_DPAA_FMAN
188#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
189
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000190#ifdef CONFIG_TFABOOT
191#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
192#define CONFIG_SYS_QE_FW_ADDR 0x940000
193
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000194
195#else
Qianyu Gongc80a20c2016-04-01 17:52:52 +0800196#ifdef CONFIG_NAND_BOOT
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800197/* Store Fman ucode at offeset 0x900000(72 blocks). */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800198#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800199#elif defined(CONFIG_SD_BOOT)
200/*
201 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
202 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800203 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800204 */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800205#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qiangff124382018-12-05 17:01:42 +0800206#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00)
Qianyu Gong9a207ca2016-04-01 17:52:53 +0800207#elif defined(CONFIG_QSPI_BOOT)
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800208#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu760df892016-01-25 15:16:06 +0800209#else
Shaohui Xie04643262015-10-26 19:47:54 +0800210/* FMan fireware Pre-load address */
Alison Wangb5b8bfa2017-05-16 10:45:58 +0800211#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800212#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu760df892016-01-25 15:16:06 +0800213#endif
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000214#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800215#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
216#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
217#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530218#endif
Shaohui Xie04643262015-10-26 19:47:54 +0800219
Mingkai Hueee86ff2015-10-26 19:47:52 +0800220/* Miscellaneous configurable options */
221#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Hueee86ff2015-10-26 19:47:52 +0800222
223#define CONFIG_HWCONFIG
224#define HWCONFIG_BUFFER_SIZE 128
225
Sumit Garg2a2857b2017-03-30 09:52:38 +0530226#ifndef SPL_NO_MISC
Shengzhou Liu9d662542017-06-08 15:59:48 +0800227#ifndef CONFIG_SPL_BUILD
228#define BOOT_TARGET_DEVICES(func) \
229 func(MMC, mmc, 0) \
Mian Yousaf Kaukab6519df72019-01-29 16:38:40 +0100230 func(USB, usb, 0) \
231 func(DHCP, dhcp, na)
Shengzhou Liu9d662542017-06-08 15:59:48 +0800232#include <config_distro_bootcmd.h>
233#endif
234
Mingkai Hueee86ff2015-10-26 19:47:52 +0800235/* Initial environment variables */
236#define CONFIG_EXTRA_ENV_SETTINGS \
237 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Hueee86ff2015-10-26 19:47:52 +0800238 "fdt_high=0xffffffffffffffff\0" \
239 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800240 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530241 "kernel_addr=0x61000000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800242 "scriptaddr=0x80000000\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530243 "scripthdraddr=0x80080000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800244 "fdtheader_addr_r=0x80100000\0" \
245 "kernelheader_addr_r=0x80200000\0" \
246 "kernel_addr_r=0x81000000\0" \
Wen He335b3862018-11-20 16:55:25 +0800247 "kernel_start=0x1000000\0" \
248 "kernelheader_start=0x800000\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800249 "fdt_addr_r=0x90000000\0" \
250 "load_addr=0xa0000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530251 "kernelheader_addr=0x60800000\0" \
Qianyu Gong2758edf2016-03-15 16:35:57 +0800252 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530253 "kernelheader_size=0x40000\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800254 "kernel_addr_sd=0x8000\0" \
255 "kernel_size_sd=0x14000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530256 "kernelhdr_addr_sd=0x4000\0" \
257 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800258 "console=ttyS0,115200\0" \
York Sunf7eed6b2017-09-28 08:42:16 -0700259 "boot_os=y\0" \
Tom Rini5ad8e112017-10-22 17:55:07 -0400260 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800261 BOOTENV \
262 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530263 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800264 "scan_dev_for_boot_part=" \
265 "part list ${devtype} ${devnum} devplist; " \
266 "env exists devplist || setenv devplist 1; " \
267 "for distro_bootpart in ${devplist}; do " \
268 "if fstype ${devtype} " \
269 "${devnum}:${distro_bootpart} " \
270 "bootfstype; then " \
271 "run scan_dev_for_boot; " \
272 "fi; " \
273 "done\0" \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530274 "boot_a_script=" \
275 "load ${devtype} ${devnum}:${distro_bootpart} " \
276 "${scriptaddr} ${prefix}${script}; " \
277 "env exists secureboot && load ${devtype} " \
278 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000279 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
280 "env exists secureboot " \
Sumit Garg9cbcc4d2017-06-05 23:51:51 +0530281 "&& esbc_validate ${scripthdraddr};" \
282 "source ${scriptaddr}\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800283 "qspi_bootcmd=echo Trying load from qspi..;" \
284 "sf probe && sf read $load_addr " \
Wen Hecabe55c2019-11-14 15:08:15 +0800285 "$kernel_start $kernel_size; env exists secureboot " \
286 "&& sf read $kernelheader_addr_r $kernelheader_start " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530287 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
288 "bootm $load_addr#$board\0" \
Shengzhou Liu9d662542017-06-08 15:59:48 +0800289 "nor_bootcmd=echo Trying load from nor..;" \
290 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530291 "$kernel_size; env exists secureboot " \
292 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
293 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
294 "bootm $load_addr#$board\0" \
Wen He335b3862018-11-20 16:55:25 +0800295 "nand_bootcmd=echo Trying load from NAND..;" \
296 "nand info; nand read $load_addr " \
297 "$kernel_start $kernel_size; env exists secureboot " \
298 "&& nand read $kernelheader_addr_r $kernelheader_start " \
299 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
300 "bootm $load_addr#$board\0" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800301 "sd_bootcmd=echo Trying load from SD ..;" \
302 "mmcinfo; mmc read $load_addr " \
303 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530304 "env exists secureboot && mmc read $kernelheader_addr_r " \
305 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
306 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu42862752017-11-09 17:57:55 +0800307 "bootm $load_addr#$board\0"
308
Wenbin Song1738ca72016-07-21 18:55:16 +0800309
Shengzhou Liu9d662542017-06-08 15:59:48 +0800310#undef CONFIG_BOOTCOMMAND
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000311#ifdef CONFIG_TFABOOT
312#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
313 "env exists secureboot && esbc_halt;"
314#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
315 "env exists secureboot && esbc_halt;"
316#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
317 "env exists secureboot && esbc_halt;"
Pankit Garg69210722018-12-27 04:37:53 +0000318#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
319 "env exists secureboot && esbc_halt;"
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000320#else
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800321#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530322#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
323 "env exists secureboot && esbc_halt;"
Shengzhou Liu42862752017-11-09 17:57:55 +0800324#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530325#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
326 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800327#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530328#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
329 "env exists secureboot && esbc_halt;"
Qianyu Gongbaacecb2016-04-25 16:53:53 +0800330#endif
Sumit Garg2a2857b2017-03-30 09:52:38 +0530331#endif
Rajesh Bhagatb89aed42018-11-05 18:02:44 +0000332#endif
Mingkai Hueee86ff2015-10-26 19:47:52 +0800333
334/* Monitor Command Prompt */
335#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg2a2857b2017-03-30 09:52:38 +0530336
Mingkai Hueee86ff2015-10-26 19:47:52 +0800337#define CONFIG_SYS_MAXARGS 64 /* max command args */
338
339#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
340
Simon Glass89e0a3a2017-05-17 08:23:10 -0600341#include <asm/arch/soc.h>
342
Mingkai Hueee86ff2015-10-26 19:47:52 +0800343#endif /* __LS1043A_COMMON_H */