blob: c39efb4d0a26155a93e5ef876c046f6b0521a656 [file] [log] [blame]
Tom Rinie33610c2021-12-14 13:36:35 -05001config ARCH_MAP_SYSMEM
Tom Rini53320122022-04-06 09:21:25 -04002 depends on SANDBOX
Tom Rinie33610c2021-12-14 13:36:35 -05003 def_bool y
4
Masahiro Yamada58654502015-07-15 20:59:29 +09005config CREATE_ARCH_SYMLINK
6 bool
7
Masahiro Yamada332b8292016-06-28 10:48:42 +09008config HAVE_ARCH_IOREMAP
9 bool
10
Jiaxun Yang33e289a2024-07-17 16:07:02 +080011config SUPPORT_BIG_ENDIAN
12 bool
13
14config SUPPORT_LITTLE_ENDIAN
15 bool
16 default y if !SUPPORT_BIG_ENDIAN
17
Tom Rini3ef67ae2021-08-26 11:47:59 -040018config SYS_CACHE_SHIFT_4
19 bool
20
21config SYS_CACHE_SHIFT_5
22 bool
23
24config SYS_CACHE_SHIFT_6
25 bool
26
27config SYS_CACHE_SHIFT_7
28 bool
29
Dan Carpenter13ec9f82024-03-04 10:04:15 +030030config 32BIT
31 bool
32
33config 64BIT
34 bool
35
Tom Rini3ef67ae2021-08-26 11:47:59 -040036config SYS_CACHELINE_SIZE
37 int
38 default 128 if SYS_CACHE_SHIFT_7
39 default 64 if SYS_CACHE_SHIFT_6
40 default 32 if SYS_CACHE_SHIFT_5
41 default 16 if SYS_CACHE_SHIFT_4
42 # Fall-back for MIPS
43 default 32 if MIPS
44
Simon Glassb87153c2020-12-16 21:20:06 -070045config LINKER_LIST_ALIGN
46 int
47 default 32 if SANDBOX
48 default 8 if ARM64 || X86
49 default 4
50 help
51 Force the each linker list to be aligned to this boundary. This
52 is required if ll_entry_get() is used, since otherwise the linker
53 may add padding into the table, thus breaking it.
54 See linker_lists.rst for full details.
55
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090056choice
57 prompt "Architecture select"
58 default SANDBOX
59
60config ARC
61 bool "ARC architecture"
Michal Simek84f3dec2018-07-23 15:55:13 +020062 select ARC_TIMER
Vlad Zakharova465df72017-03-21 14:49:49 +030063 select CLK
Michal Simekd5d59bd2020-08-19 10:44:20 +020064 select DM
Michal Simek84f3dec2018-07-23 15:55:13 +020065 select HAVE_PRIVATE_LIBGCC
66 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -040067 select SYS_CACHE_SHIFT_7
Vlad Zakharova465df72017-03-21 14:49:49 +030068 select TIMER
Jiaxun Yang33e289a2024-07-17 16:07:02 +080069 select SUPPORT_BIG_ENDIAN
70 select SUPPORT_LITTLE_ENDIAN
Tom Rini7b7e0ad2022-07-31 21:08:23 -040071 select SYS_BIG_ENDIAN if CPU_BIG_ENDIAN
72 select SYS_LITTLE_ENDIAN if !CPU_BIG_ENDIAN
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090073
74config ARM
75 bool "ARM architecture"
Marek Behún4778a582021-05-20 13:24:22 +020076 select ARCH_SUPPORTS_LTO
Masahiro Yamada58654502015-07-15 20:59:29 +090077 select CREATE_ARCH_SYMLINK
Masahiro Yamada06280592015-07-03 16:13:09 +090078 select HAVE_PRIVATE_LIBGCC if !ARM64
Simon Glasse170f682021-12-01 09:02:38 -070079 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +080080 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +090081 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090082
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090083config M68K
84 bool "M68000 architecture"
angelo@sysam.it5e798172015-12-06 17:47:59 +010085 select HAVE_PRIVATE_LIBGCC
Angelo Dureghello6000ebc2023-02-07 23:45:03 +010086 select USE_PRIVATE_LIBGCC
Derald D. Woodseb730bd2018-01-22 17:17:10 -060087 select SYS_BOOT_GET_CMDLINE
88 select SYS_BOOT_GET_KBD
Tom Rini3ef67ae2021-08-26 11:47:59 -040089 select SYS_CACHE_SHIFT_4
Jiaxun Yang33e289a2024-07-17 16:07:02 +080090 select SUPPORT_BIG_ENDIAN
Angelo Dureghelloe007b152019-03-13 21:46:51 +010091 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +090092
93config MICROBLAZE
94 bool "MicroBlaze architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +080095 select SUPPORT_BIG_ENDIAN
96 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9fadbc82014-09-22 19:59:05 +090097 select SUPPORT_OF_CONTROL
Michal Simeke8e52772022-06-24 14:16:32 +020098 imply CMD_TIMER
99 imply SPL_REGMAP if SPL
100 imply SPL_TIMER if SPL
101 imply TIMER
102 imply XILINX_TIMER
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900103
104config MIPS
105 bool "MIPS architecture"
Masahiro Yamada332b8292016-06-28 10:48:42 +0900106 select HAVE_ARCH_IOREMAP
Masahiro Yamada9520b712014-10-24 01:30:43 +0900107 select HAVE_PRIVATE_LIBGCC
Daniel Schwierzeckde5b6e22015-12-19 20:20:48 +0100108 select SUPPORT_OF_CONTROL
Sean Anderson13871e12022-04-12 10:59:04 -0400109 select SPL_SEPARATE_BSS if SPL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900110
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900111config NIOS2
112 bool "Nios II architecture"
Thomas Chouc6170262015-10-21 21:34:57 +0800113 select CPU
Michal Simek84f3dec2018-07-23 15:55:13 +0200114 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500115 select DM_EVENT
Michal Simek84f3dec2018-07-23 15:55:13 +0200116 select OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800117 select SUPPORT_LITTLE_ENDIAN
Michal Simek84f3dec2018-07-23 15:55:13 +0200118 select SUPPORT_OF_CONTROL
Michal Simek2e7c8192018-07-23 15:55:14 +0200119 imply CMD_DM
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900120
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900121config PPC
122 bool "PowerPC architecture"
Masahiro Yamada9520b712014-10-24 01:30:43 +0900123 select HAVE_PRIVATE_LIBGCC
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800124 select SUPPORT_BIG_ENDIAN
Simon Glass90f83c82015-02-07 11:51:35 -0700125 select SUPPORT_OF_CONTROL
Derald D. Woodseb730bd2018-01-22 17:17:10 -0600126 select SYS_BOOT_GET_CMDLINE
127 select SYS_BOOT_GET_KBD
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900128
Rick Chen3301bfc2017-12-26 13:55:58 +0800129config RISCV
Bin Meng6b697752018-09-26 06:55:06 -0700130 bool "RISC-V architecture"
Anup Patel0af3e852019-02-25 08:14:04 +0000131 select CREATE_ARCH_SYMLINK
Heinrich Schuchardt934addc2023-12-19 16:04:06 +0100132 select SUPPORT_ACPI
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800133 select SUPPORT_LITTLE_ENDIAN
Rick Chen3301bfc2017-12-26 13:55:58 +0800134 select SUPPORT_OF_CONTROL
Bin Menga760eba2018-09-26 06:55:19 -0700135 select OF_CONTROL
136 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500137 select DM_EVENT
Zong Li324463e2022-11-16 07:08:39 +0000138 imply SPL_SEPARATE_BSS if SPL
Bin Meng3880c382018-09-26 06:55:20 -0700139 imply DM_SERIAL
Bin Meng3880c382018-09-26 06:55:20 -0700140 imply DM_MMC
141 imply DM_SPI
142 imply DM_SPI_FLASH
143 imply BLK
144 imply CLK
145 imply MTD
146 imply TIMER
Bin Menga760eba2018-09-26 06:55:19 -0700147 imply CMD_DM
Lukas Auer396f0bd2019-08-21 21:14:45 +0200148 imply SPL_DM
149 imply SPL_OF_CONTROL
150 imply SPL_LIBCOMMON_SUPPORT
151 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600152 imply SPL_SERIAL
Lukas Auer396f0bd2019-08-21 21:14:45 +0200153 imply SPL_TIMER
Rick Chen3301bfc2017-12-26 13:55:58 +0800154
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900155config SANDBOX
156 bool "Sandbox"
Marek Behún72434932021-05-20 13:24:07 +0200157 select ARCH_SUPPORTS_LTO
Tom Rini22d567e2017-01-22 19:43:11 -0500158 select BOARD_LATE_INIT
Michael Walle8ffe86c2020-05-22 14:07:38 +0200159 select BZIP2
Simon Glassc13bbdc2023-10-26 14:31:34 -0400160 select CMD_POWEROFF if CMDLINE
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900161 select DM
Tom Rini7d3684a2023-01-16 15:46:49 -0500162 select DM_EVENT
Andrew Scull451b8b12022-05-30 10:00:12 +0000163 select DM_FUZZING_ENGINE
Michal Simek84f3dec2018-07-23 15:55:13 +0200164 select DM_GPIO
165 select DM_I2C
Masahiro Yamadab11b2352016-09-08 18:47:35 +0900166 select DM_KEYBOARD
Michal Simek84f3dec2018-07-23 15:55:13 +0200167 select DM_MMC
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900168 select DM_SERIAL
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900169 select DM_SPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200170 select DM_SPI_FLASH
Michael Walle8ffe86c2020-05-22 14:07:38 +0200171 select GZIP_COMPRESSED
Tom Rini6a4a9082022-11-19 18:45:23 -0500172 select IO_TRACE
Tom Rinic20bb732017-07-22 18:36:16 -0400173 select LZO
Tom Riniddb1ec12024-01-10 13:46:10 -0500174 select MTD
Heinrich Schuchardta3fc9a42020-03-14 12:13:40 +0100175 select OF_BOARD_SETUP
Ramon Friedc64f19b2019-04-27 11:15:23 +0300176 select PCI_ENDPOINT
Michal Simek84f3dec2018-07-23 15:55:13 +0200177 select SPI
178 select SUPPORT_OF_CONTROL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800179 select SUPPORT_BIG_ENDIAN
180 select SUPPORT_LITTLE_ENDIAN
Simon Glassc13bbdc2023-10-26 14:31:34 -0400181 select SYSRESET_CMD_POWEROFF if CMD_POWEROFF
Tom Rini3ef67ae2021-08-26 11:47:59 -0400182 select SYS_CACHE_SHIFT_4
Wasim Khan4dab60b2021-03-08 16:48:16 +0100183 select IRQ
Simon Glassc13bbdc2023-10-26 14:31:34 -0400184 select SUPPORT_EXTENSION_SCAN if CMDLINE
Simon Glassa6cee932021-12-01 09:02:36 -0700185 select SUPPORT_ACPI
Bin Meng0c0d9b02018-08-02 23:58:03 -0700186 imply BITREVERSE
Simon Glass78b0ef52018-11-15 18:43:53 -0700187 select BLOBLIST
Marek Behúnf8bd43f2021-05-20 13:24:08 +0200188 imply LTO
Michal Simek2e7c8192018-07-23 15:55:14 +0200189 imply CMD_DM
Heinrich Schuchardt0e298732020-11-12 00:29:59 +0100190 imply CMD_EXCEPTION
Simon Glassf4cb4742017-05-17 03:25:44 -0600191 imply CMD_GETTIME
Simon Glass027608e2017-05-17 03:25:25 -0600192 imply CMD_HASH
Simon Glass3bebbe62017-05-17 03:25:34 -0600193 imply CMD_IO
Simon Glass30daabc2017-05-17 03:25:36 -0600194 imply CMD_IOTRACE
Simon Glassbecaa8f2017-05-17 03:25:43 -0600195 imply CMD_LZMADEC
Tom Rinie5289a72019-05-29 17:01:28 -0400196 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200197 imply CMD_SF_TEST
Tom Rinid8532af2017-06-02 11:03:50 -0400198 imply CRC32_VERIFY
199 imply FAT_WRITE
Rajan Vajab3b2ddb2018-09-19 03:43:46 -0700200 imply FIRMWARE
Andrew Scull451b8b12022-05-30 10:00:12 +0000201 imply FUZZING_ENGINE_SANDBOX
Daniel Thompsona9e2c672017-05-19 17:26:58 +0100202 imply HASH_VERIFY
Tom Rinid8532af2017-06-02 11:03:50 -0400203 imply LZMA
Jens Wiklanderdca252d2018-09-25 16:40:17 +0200204 imply TEE
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200205 imply AVB_VERIFY
206 imply LIBAVB
207 imply CMD_AVB
Heinrich Schuchardtce33bcd2022-01-16 13:04:06 +0100208 imply PARTITION_TYPE_GUID
Igor Opaniuk623369c2021-02-14 16:27:27 +0100209 imply SCP03
210 imply CMD_SCP03
Jens Wiklanderf1edae92018-09-25 16:40:23 +0200211 imply UDP_FUNCTION_FASTBOOT
Bin Meng1bb290d2018-10-15 02:21:26 -0700212 imply VIRTIO_MMIO
213 imply VIRTIO_PCI
214 imply VIRTIO_SANDBOX
Simon Glasse6832e62024-11-07 14:31:48 -0700215 # Re-enable this when fully implemented
216 # imply VIRTIO_BLK
Bin Meng1bb290d2018-10-15 02:21:26 -0700217 imply VIRTIO_NET
Simon Glass799b29b2018-12-10 10:37:31 -0700218 imply DM_SOUND
Ramon Friedc64f19b2019-04-27 11:15:23 +0300219 imply PCI_SANDBOX_EP
Simon Glass98d88f82019-02-16 20:24:49 -0700220 imply PCH
Alex Marginean0daa53a2019-06-03 19:12:28 +0300221 imply PHYLIB
222 imply DM_MDIO
Alex Marginean0649be52019-07-12 10:13:53 +0300223 imply DM_MDIO_MUX
Simon Glasse264be42023-05-04 16:54:57 -0600224 imply ACPI
Simon Glass8c501022019-12-06 21:41:54 -0700225 imply ACPI_PMC
226 imply ACPI_PMC_SANDBOX
227 imply CMD_PMC
John Chaufce6f982020-07-02 12:01:21 +0800228 imply CMD_CLONE
Simon Glass07a88862020-11-05 10:33:38 -0700229 imply SILENT_CONSOLE
Simon Glass529e2082020-11-05 10:33:48 -0700230 imply BOOTARGS_SUBST
Claudiu Manoild9eaa922021-03-14 20:14:57 +0800231 imply PHY_FIXED
232 imply DM_DSA
Kory Maincent965a34f2021-05-04 19:31:23 +0200233 imply CMD_EXTENSION
Simon Glass278efc682021-11-24 09:26:44 -0700234 imply KEYBOARD
Simon Glassef9e7622021-11-24 09:26:42 -0700235 imply PHYSMEM
Simon Glass29e64b52021-12-01 09:02:43 -0700236 imply GENERATE_ACPI_TABLE
Philippe Reynes462d1632022-03-28 22:56:53 +0200237 imply BINMAN
Alexander Gendin038cb022023-10-09 01:24:36 +0000238 imply CMD_MBR
239 imply CMD_MMC
Simon Glassb1dee9e2023-10-26 14:31:33 -0400240 imply BOOTSTD_DEFAULTS if BOOTSTD_FULL && CMDLINE
241 imply BOOTMETH_DISTRO if BOOTSTD_FULL && CMDLINE
242 imply CMD_SYSBOOT if BOOTSTD_FULL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900243
244config SH
245 bool "SuperH architecture"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800246 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada9520b712014-10-24 01:30:43 +0900247 select HAVE_PRIVATE_LIBGCC
Marek Vasut8fc9fa12019-08-31 18:27:58 +0200248 select SUPPORT_OF_CONTROL
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900249
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900250config X86
251 bool "x86 architecture"
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600252 select SUPPORT_SPL
253 select SUPPORT_TPL
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800254 select SUPPORT_LITTLE_ENDIAN
Masahiro Yamada58654502015-07-15 20:59:29 +0900255 select CREATE_ARCH_SYMLINK
Masahiro Yamada5ef5ccc2015-03-31 12:47:53 +0900256 select DM
Bin Meng59c4aa42018-10-15 02:21:16 -0700257 select HAVE_ARCH_IOMAP
Michal Simek84f3dec2018-07-23 15:55:13 +0200258 select HAVE_PRIVATE_LIBGCC
259 select OF_CONTROL
Bin Meng0e0204d2017-07-30 06:23:16 -0700260 select PCI
Simon Glassa6cee932021-12-01 09:02:36 -0700261 select SUPPORT_ACPI
Michal Simek84f3dec2018-07-23 15:55:13 +0200262 select SUPPORT_OF_CONTROL
Tom Rini3ef67ae2021-08-26 11:47:59 -0400263 select SYS_CACHE_SHIFT_6
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700264 select TIMER
Michal Simek84f3dec2018-07-23 15:55:13 +0200265 select USE_PRIVATE_LIBGCC
Bin Mengf0e1c3e2017-07-30 06:23:07 -0700266 select X86_TSC_TIMER
Wasim Khan4a7fef72021-03-08 16:48:15 +0100267 select IRQ
Simon Glassf69c0092020-07-19 13:55:52 -0600268 imply HAS_ROM if X86_RESET_VECTOR
Bin Meng73f5bc12017-07-30 19:24:02 -0700269 imply BLK
Michal Simek2e7c8192018-07-23 15:55:14 +0200270 imply CMD_DM
Michal Simek84f3dec2018-07-23 15:55:13 +0200271 imply CMD_FPGA_LOADMK
272 imply CMD_GETTIME
273 imply CMD_IO
274 imply CMD_IRQ
275 imply CMD_PCI
Tom Rinie5289a72019-05-29 17:01:28 -0400276 imply CMD_SF
Michal Simek84f3dec2018-07-23 15:55:13 +0200277 imply CMD_SF_TEST
Bin Meng0e0204d2017-07-30 06:23:16 -0700278 imply DM_GPIO
279 imply DM_KEYBOARD
Simon Glass828b7252017-07-30 19:24:01 -0700280 imply DM_MMC
Bin Meng0e0204d2017-07-30 06:23:16 -0700281 imply DM_RTC
Tom Rini15a2ab52023-10-27 20:59:51 -0400282 imply SCSI
Michal Simek84f3dec2018-07-23 15:55:13 +0200283 imply DM_SERIAL
Tom Riniddb1ec12024-01-10 13:46:10 -0500284 imply MTD
Bin Meng0e0204d2017-07-30 06:23:16 -0700285 imply DM_SPI
286 imply DM_SPI_FLASH
287 imply DM_USB
Simon Glass1cedca12023-08-21 21:17:01 -0600288 imply LAST_STAGE_INIT
Simon Glass52cb5042022-10-18 07:46:31 -0600289 imply VIDEO
Bin Mengaf5b8d22018-07-19 03:07:33 -0700290 imply SYSRESET
Kever Yang525ea472019-04-02 20:41:25 +0800291 imply SPL_SYSRESET
Bin Mengaf5b8d22018-07-19 03:07:33 -0700292 imply SYSRESET_X86
Chris Packhamb110e112017-08-28 20:50:46 +1200293 imply USB_ETHER_ASIX
294 imply USB_ETHER_SMSC95XX
Michal Simek84f3dec2018-07-23 15:55:13 +0200295 imply USB_HOST_ETHER
Simon Glass98d88f82019-02-16 20:24:49 -0700296 imply PCH
Simon Glassef9e7622021-11-24 09:26:42 -0700297 imply PHYSMEM
Simon Glass56382fb2019-05-02 10:52:24 -0600298 imply RTC_MC146818
Simon Glasse264be42023-05-04 16:54:57 -0600299 imply ACPI
Simon Glassb0282282021-12-01 09:02:39 -0700300 imply ACPIGEN if !QEMU && !EFI_APP
Simon Glassbee77f62020-11-05 06:32:17 -0700301 imply SYSINFO if GENERATE_SMBIOS_TABLE
302 imply SYSINFO_SMBIOS if GENERATE_SMBIOS_TABLE
Simon Glass65831d92021-12-18 11:27:50 -0700303 imply TIMESTAMP
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900304
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600305 # Thing to enable for when SPL/TPL are enabled: SPL
306 imply SPL_DM
307 imply SPL_OF_LIBFDT
Simon Glass284cb9c2021-07-10 21:14:31 -0600308 imply SPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600309 imply SPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700310 imply SPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600311 imply SPL_LIBCOMMON_SUPPORT
312 imply SPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600313 imply SPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600314 imply SPL_SPI_FLASH_SUPPORT
Simon Glassa5820472021-08-08 12:20:14 -0600315 imply SPL_SPI
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600316 imply SPL_OF_CONTROL
317 imply SPL_TIMER
318 imply SPL_REGMAP
319 imply SPL_SYSCON
320 # TPL
321 imply TPL_DM
Simon Glass284cb9c2021-07-10 21:14:31 -0600322 imply TPL_DRIVERS_MISC
Simon Glass035939e2021-07-10 21:14:30 -0600323 imply TPL_GPIO
Simon Glass7b1ecb82019-12-06 21:42:51 -0700324 imply TPL_PINCTRL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600325 imply TPL_LIBCOMMON_SUPPORT
326 imply TPL_LIBGENERIC_SUPPORT
Simon Glassf4d60392021-08-08 12:20:12 -0600327 imply TPL_SERIAL
Simon Glassc9ae1ae2019-04-25 21:58:45 -0600328 imply TPL_OF_CONTROL
329 imply TPL_TIMER
330 imply TPL_REGMAP
331 imply TPL_SYSCON
332
Chris Zankel1387dab2016-08-10 18:36:44 +0300333config XTENSA
334 bool "Xtensa architecture"
335 select CREATE_ARCH_SYMLINK
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800336 select SUPPORT_LITTLE_ENDIAN
Chris Zankel1387dab2016-08-10 18:36:44 +0300337 select SUPPORT_OF_CONTROL
338
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900339endchoice
340
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900341config SYS_ARCH
342 string
343 help
344 This option should contain the architecture name to build the
345 appropriate arch/<CONFIG_SYS_ARCH> directory.
346 All the architectures should specify this option correctly.
347
348config SYS_CPU
349 string
350 help
351 This option should contain the CPU name to build the correct
352 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU> directory.
353
354 This is optional. For those targets without the CPU directory,
355 leave this option empty.
356
357config SYS_SOC
358 string
359 help
360 This option should contain the SoC name to build the directory
361 arch/<CONFIG_SYS_ARCH>/cpu/<CONFIG_SYS_CPU>/<CONFIG_SYS_SOC>.
362
363 This is optional. For those targets without the SoC directory,
364 leave this option empty.
365
366config SYS_VENDOR
367 string
368 help
369 This option should contain the vendor name of the target board.
370 If it is set and
371 board/<CONFIG_SYS_VENDOR>/common/Makefile exists, the vendor common
372 directory is compiled.
373 If CONFIG_SYS_BOARD is also set, the sources under
374 board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD> directory are compiled.
375
376 This is optional. For those targets without the vendor directory,
377 leave this option empty.
378
379config SYS_BOARD
380 string
381 help
382 This option should contain the name of the target board.
383 If it is set, either board/<CONFIG_SYS_VENDOR>/<CONFIG_SYS_BOARD>
384 or board/<CONFIG_SYS_BOARD> directory is compiled depending on
385 whether CONFIG_SYS_VENDOR is set or not.
386
387 This is optional. For those targets without the board directory,
388 leave this option empty.
389
390config SYS_CONFIG_NAME
Tom Rinibce01ee2024-01-22 17:39:20 -0500391 string "Board header file" if ARCH_MESON || ARCH_VERSAL || \
392 ARCH_VERSAL_NET || ARCH_ZYNQ || ARCH_ZYNQMP || \
393 ARCH_ZYNQMP_R5 || MICROBLAZE || NIOS2
394 default "meson64" if ARCH_MESON
395 default "microblaze-generic" if MICROBLAZE
396 default "xilinx_versal" if ARCH_VERSAL
397 default "xilinx_versal_net" if ARCH_VERSAL_NET
398 default "xilinx_zynqmp" if ARCH_ZYNQMP
399 default "xilinx_zynqmp_r5" if ARCH_ZYNQMP_R5
400 default "zynq-common" if ARCH_ZYNQ
Masahiro Yamada52a5f972014-09-14 03:01:48 +0900401 help
402 This option should contain the base name of board header file.
403 The header file include/configs/<CONFIG_SYS_CONFIG_NAME>.h
404 should be included from include/config.h.
405
Vignesh Raghavendra384c1412019-04-22 21:43:32 +0530406config SYS_DISABLE_DCACHE_OPS
407 bool
408 help
409 This option disables dcache flush and dcache invalidation
410 operations. For example, on coherent systems where cache
411 operatios are not required, enable this option to avoid them.
412 Note that, its up to the individual architectures to implement
413 this functionality.
414
Tom Rinie9269a02021-12-12 22:12:30 -0500415config SYS_IMMR
Tom Rini0c4dded2022-03-30 09:30:15 -0400416 hex "Address for the Internal Memory-Mapped Registers (IMMR) window"
Tom Rinie9269a02021-12-12 22:12:30 -0500417 depends on PPC || FSL_LSCH2 || FSL_LSCH3 || ARCH_LS1021A
418 default 0xFF000000 if MPC8xx
419 default 0xF0000000 if ARCH_MPC8313
420 default 0xE0000000 if MPC83xx && !ARCH_MPC8313
421 default 0x01000000 if ARCH_LS1021A || FSL_LSCH2 || FSL_LSCH3
Pali Rohárc68991e2022-05-02 18:29:25 +0200422 default 0xFFE00000 if ARCH_P1010 || ARCH_P1011 || ARCH_P1020 || \
423 ARCH_P1021 || ARCH_P1024 || ARCH_P1025 || \
424 ARCH_P2020
Tom Rinie9269a02021-12-12 22:12:30 -0500425 default SYS_CCSRBAR_DEFAULT
426 help
427 Address for the Internal Memory-Mapped Registers (IMMR) window used
428 to configure the features of many Freescale / NXP SoCs.
429
Tom Rinib73cd902022-12-02 16:42:36 -0500430config MONITOR_IS_IN_RAM
431 bool "U-Boot is loaded in to RAM by a pre-loader"
432 depends on M68K || NIOS2
433
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100434menu "Skipping low level initialization functions"
Tom Rini53320122022-04-06 09:21:25 -0400435 depends on ARM || MIPS || RISCV
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100436
437config SKIP_LOWLEVEL_INIT
438 bool "Skip calls to certain low level initialization functions"
Tom Rinie1e85442021-08-27 21:18:30 -0400439 help
440 If enabled, then certain low level initializations (like setting up
441 the memory controller) are omitted and/or U-Boot does not relocate
442 itself into RAM.
443 Normally this variable MUST NOT be defined. The only exception is
444 when U-Boot is loaded (to RAM) by some other boot loader or by a
445 debugger which performs these initializations itself.
446
447config SPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100448 bool "Skip calls to certain low level initialization functions in SPL"
449 depends on SPL
Tom Rinie1e85442021-08-27 21:18:30 -0400450 help
451 If enabled, then certain low level initializations (like setting up
452 the memory controller) are omitted and/or U-Boot does not relocate
453 itself into RAM.
454 Normally this variable MUST NOT be defined. The only exception is
455 when U-Boot is loaded (to RAM) by some other boot loader or by a
456 debugger which performs these initializations itself.
457
458config TPL_SKIP_LOWLEVEL_INIT
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100459 bool "Skip calls to certain low level initialization functions in TPL"
Tom Rinie1e85442021-08-27 21:18:30 -0400460 depends on SPL && ARM
461 help
462 If enabled, then certain low level initializations (like setting up
463 the memory controller) are omitted and/or U-Boot does not relocate
464 itself into RAM.
465 Normally this variable MUST NOT be defined. The only exception is
466 when U-Boot is loaded (to RAM) by some other boot loader or by a
467 debugger which performs these initializations itself.
468
469config SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100470 bool "Skip call to lowlevel_init during early boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400471 depends on ARM
472 help
473 This allows just the call to lowlevel_init() to be skipped. The
474 normal CP15 init (such as enabling the instruction cache) is still
475 performed.
476
477config SPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100478 bool "Skip call to lowlevel_init during early SPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400479 depends on SPL && ARM
480 help
481 This allows just the call to lowlevel_init() to be skipped. The
482 normal CP15 init (such as enabling the instruction cache) is still
483 performed.
484
485config TPL_SKIP_LOWLEVEL_INIT_ONLY
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100486 bool "Skip call to lowlevel_init during early TPL boot ONLY"
Tom Rinie1e85442021-08-27 21:18:30 -0400487 depends on TPL && ARM
488 help
489 This allows just the call to lowlevel_init() to be skipped. The
490 normal CP15 init (such as enabling the instruction cache) is still
491 performed.
492
Heinrich Schuchardte6e7cb62022-12-30 19:41:28 +0100493endmenu
494
Tom Rini295ab162022-10-28 20:27:10 -0400495config SYS_HAS_NONCACHED_MEMORY
496 bool "Enable reserving a non-cached memory area for drivers"
497 depends on (ARM || MIPS) && (RTL8169 || MEDIATEK_ETH)
498 help
499 This is useful for drivers that would otherwise require a lot of
500 explicit cache maintenance. For some drivers it's also impossible to
501 properly maintain the cache. For example if the regions that need to
502 be flushed are not a multiple of the cache-line size, *and* padding
503 cannot be allocated between the regions to align them (i.e. if the
504 HW requires a contiguous array of regions, and the size of each
505 region is not cache-aligned), then a flush of one region may result
506 in overwriting data that hardware has written to another region in
507 the same cache-line. This can happen for example in network drivers
508 where descriptors for buffers are typically smaller than the CPU
509 cache-line (e.g. 16 bytes vs. 32 or 64 bytes).
510
511config SYS_NONCACHED_MEMORY
512 hex "Size in bytes of the non-cached memory area"
513 depends on SYS_HAS_NONCACHED_MEMORY
514 default 0x100000
515 help
516 Size of non-cached memory area. This area of memory will be typically
517 located right below the malloc() area and mapped uncached in the MMU.
518
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900519source "arch/arc/Kconfig"
520source "arch/arm/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900521source "arch/m68k/Kconfig"
522source "arch/microblaze/Kconfig"
523source "arch/mips/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900524source "arch/nios2/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900525source "arch/powerpc/Kconfig"
526source "arch/sandbox/Kconfig"
527source "arch/sh/Kconfig"
Masahiro Yamada804bc5e2014-07-30 14:08:15 +0900528source "arch/x86/Kconfig"
Chris Zankel1387dab2016-08-10 18:36:44 +0300529source "arch/xtensa/Kconfig"
Rick Chen3301bfc2017-12-26 13:55:58 +0800530source "arch/riscv/Kconfig"
Tom Rinia67ff802022-03-23 17:19:55 -0400531
Tom Rinic4aecf62022-06-16 14:04:36 -0400532if ARM || M68K || PPC
533
534source "arch/Kconfig.nxp"
535
536endif
537
Tom Rinia67ff802022-03-23 17:19:55 -0400538source "board/keymile/Kconfig"
Michal Simek9599f8f2022-06-24 14:14:59 +0200539
Michal Simek9599f8f2022-06-24 14:14:59 +0200540choice
541 prompt "Endianness selection"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800542 default SYS_BIG_ENDIAN if MIPS || MICROBLAZE
543 default SYS_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200544 help
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800545 Some boards can be configured for either little or big endian
Michal Simek9599f8f2022-06-24 14:14:59 +0200546 byte order. These modes require different U-Boot images. In general there
547 is one preferred byteorder for a particular system but some systems are
548 just as commonly used in the one or the other endianness.
549
550config SYS_BIG_ENDIAN
551 bool "Big endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800552 depends on SUPPORT_BIG_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200553
554config SYS_LITTLE_ENDIAN
555 bool "Little endian"
Jiaxun Yang33e289a2024-07-17 16:07:02 +0800556 depends on SUPPORT_LITTLE_ENDIAN
Michal Simek9599f8f2022-06-24 14:14:59 +0200557endchoice