blob: f51eb31ed0650921e403dde893085ad15f5de046 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun7b08d212014-06-23 15:15:56 -07002/*
Priyanka Jain7d05b992017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sun7b08d212014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sun7b08d212014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
Bharat Bhushan70239992017-03-22 12:06:25 +053010#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070012
Mingkai Hu0e58b512015-10-26 19:47:50 +080013/* Link Definitions */
Mingkai Hu0e58b512015-10-26 19:47:50 +080014
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070015/* We need architecture specific misc initializations */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070016
York Sun7b08d212014-06-23 15:15:56 -070017/* Link Definitions */
York Sun7b08d212014-06-23 15:15:56 -070018
Tom Rini6a5dccc2022-11-16 13:10:41 -050019#define CFG_SYS_DDR_SDRAM_BASE 0x80000000UL
Tom Rini376b88a2022-10-28 20:27:13 -040020#define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
Tom Rini6a5dccc2022-11-16 13:10:41 -050021#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
22#define CFG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070023
York Sun290a83a2014-09-08 12:20:01 -070024/*
25 * SMP Definitinos
26 */
Michael Wallef056e0f2020-06-01 21:53:26 +020027#define CPU_RELEASE_ADDR secondary_boot_addr
York Sun290a83a2014-09-08 12:20:01 -070028
York Sun77a10972015-03-20 19:28:08 -070029/*
30 * This is not an accurate number. It is used in start.S. The frequency
31 * will be udpated later when get_bus_freq(0) is available.
32 */
York Sun7b08d212014-06-23 15:15:56 -070033
Biwen Li66c0e362021-02-05 19:01:59 +080034/* GPIO */
Biwen Li66c0e362021-02-05 19:01:59 +080035
York Sun7b08d212014-06-23 15:15:56 -070036/* I2C */
York Sun7b08d212014-06-23 15:15:56 -070037
38/* Serial Port */
Tom Rinidf6a2152022-11-16 13:10:28 -050039#define CFG_SYS_NS16550_CLK (get_serial_clock())
York Sun7b08d212014-06-23 15:15:56 -070040
York Sun7b08d212014-06-23 15:15:56 -070041/*
York Sun03017032015-03-20 19:28:23 -070042 * During booting, IFC is mapped at the region of 0x30000000.
43 * But this region is limited to 256MB. To accommodate NOR, promjet
44 * and FPGA. This region is divided as below:
45 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
46 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
47 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
48 *
49 * To accommodate bigger NOR flash and other devices, we will map IFC
50 * chip selects to as below:
51 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
52 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
53 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
54 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
55 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
56 *
57 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
Tom Rini6a5dccc2022-11-16 13:10:41 -050058 * CFG_SYS_FLASH_BASE has the final address (core view)
59 * CFG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
60 * CFG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
Simon Glass72cc5382022-10-20 18:22:39 -060061 * CONFIG_TEXT_BASE is linked to 0x30000000 for booting
York Sun7b08d212014-06-23 15:15:56 -070062 */
York Sun03017032015-03-20 19:28:23 -070063
Tom Rini6a5dccc2022-11-16 13:10:41 -050064#define CFG_SYS_FLASH_BASE 0x580000000ULL
65#define CFG_SYS_FLASH_BASE_PHYS 0x80000000
66#define CFG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
York Sun7b08d212014-06-23 15:15:56 -070067
Tom Rini6a5dccc2022-11-16 13:10:41 -050068#define CFG_SYS_FLASH1_BASE_PHYS 0xC0000000
69#define CFG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
York Sun03017032015-03-20 19:28:23 -070070
York Sun03017032015-03-20 19:28:23 -070071#ifndef __ASSEMBLY__
72unsigned long long get_qixis_addr(void);
73#endif
74#define QIXIS_BASE get_qixis_addr()
75#define QIXIS_BASE_PHYS 0x20000000
76#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -070077#define QIXIS_STAT_PRES1 0xb
78#define QIXIS_SDID_MASK 0x07
79#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -070080
Tom Rinib4213492022-11-12 17:36:51 -050081#define CFG_SYS_NAND_BASE 0x530000000ULL
82#define CFG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053083
York Sun7b08d212014-06-23 15:15:56 -070084/* MC firmware */
York Sun7b08d212014-06-23 15:15:56 -070085/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
Tom Rini6a5dccc2022-11-16 13:10:41 -050086#define CFG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
87#define CFG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
88#define CFG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
89#define CFG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Suncbe8e1c2016-04-04 11:41:26 -070090/* For LS2085A */
Tom Rini6a5dccc2022-11-16 13:10:41 -050091#define CFG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
92#define CFG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -070093
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +053094/*
95 * Carve out a DDR region which will not be used by u-boot/Linux
96 *
97 * It will be used by MC and Debug Server. The MC region must be
98 * 512MB aligned, so the min size to hide is 512MB.
99 */
York Sune45e13e2016-08-03 12:33:00 -0700100#ifdef CONFIG_FSL_MC_ENET
Tom Rini6a5dccc2022-11-16 13:10:41 -0500101#define CFG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700102#endif
103
York Sun7b08d212014-06-23 15:15:56 -0700104/* Miscellaneous configurable options */
York Sun7b08d212014-06-23 15:15:56 -0700105
106/* Physical Memory Map */
107/* fixme: these need to be checked against the board */
York Sun7b08d212014-06-23 15:15:56 -0700108
York Sun7b08d212014-06-23 15:15:56 -0700109#define HWCONFIG_BUFFER_SIZE 128
110
York Sun7b08d212014-06-23 15:15:56 -0700111/* Initial environment variables */
Tom Rinic9edebe2022-12-04 10:03:50 -0500112#define CFG_EXTRA_ENV_SETTINGS \
York Sun7b08d212014-06-23 15:15:56 -0700113 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
114 "loadaddr=0x80100000\0" \
115 "kernel_addr=0x100000\0" \
116 "ramdisk_addr=0x800000\0" \
117 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700118 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700119 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530120 "kernel_start=0x581000000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800121 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530122 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530123 "console=ttyAMA0,38400n8\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530124 "mcinitcmd=fsl_mc start mc 0x580a00000" \
125 " 0x580e00000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700126
Santan Kumar99136482017-05-05 15:42:28 +0530127#ifdef CONFIG_NAND_BOOT
Tom Rinib4213492022-11-12 17:36:51 -0500128#define CFG_SYS_NAND_U_BOOT_DST 0x80400000
129#define CFG_SYS_NAND_U_BOOT_START CFG_SYS_NAND_U_BOOT_DST
Santan Kumar99136482017-05-05 15:42:28 +0530130#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700131
Simon Glass89e0a3a2017-05-17 08:23:10 -0600132#include <asm/arch/soc.h>
133
York Sun7b08d212014-06-23 15:15:56 -0700134#endif /* __LS2_COMMON_H */