Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 2 | /* |
Priyanka Jain | 7d05b99 | 2017-04-28 10:41:35 +0530 | [diff] [blame] | 3 | * Copyright 2017 NXP |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 4 | * Copyright (C) 2014 Freescale Semiconductor |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef __LS2_COMMON_H |
| 8 | #define __LS2_COMMON_H |
| 9 | |
Bharat Bhushan | 7023999 | 2017-03-22 12:06:25 +0530 | [diff] [blame] | 10 | #include <asm/arch/stream_id_lsch3.h> |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 11 | #include <asm/arch/config.h> |
Minghuan Lian | 0e3a2b9 | 2015-03-20 19:28:16 -0700 | [diff] [blame] | 12 | |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 13 | /* Link Definitions */ |
Mingkai Hu | 0e58b51 | 2015-10-26 19:47:50 +0800 | [diff] [blame] | 14 | |
Bhupesh Sharma | 25b8efe | 2015-03-19 09:20:43 -0700 | [diff] [blame] | 15 | /* We need architecture specific misc initializations */ |
Bhupesh Sharma | 25b8efe | 2015-03-19 09:20:43 -0700 | [diff] [blame] | 16 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 17 | /* Link Definitions */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 18 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 19 | #define CFG_SYS_DDR_SDRAM_BASE 0x80000000UL |
Tom Rini | 376b88a | 2022-10-28 20:27:13 -0400 | [diff] [blame] | 20 | #define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY 0 |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 21 | #define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE |
| 22 | #define CFG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL |
York Sun | c7a0e30 | 2014-08-13 10:21:05 -0700 | [diff] [blame] | 23 | |
York Sun | 290a83a | 2014-09-08 12:20:01 -0700 | [diff] [blame] | 24 | /* |
| 25 | * SMP Definitinos |
| 26 | */ |
Michael Walle | f056e0f | 2020-06-01 21:53:26 +0200 | [diff] [blame] | 27 | #define CPU_RELEASE_ADDR secondary_boot_addr |
York Sun | 290a83a | 2014-09-08 12:20:01 -0700 | [diff] [blame] | 28 | |
York Sun | 77a1097 | 2015-03-20 19:28:08 -0700 | [diff] [blame] | 29 | /* |
| 30 | * This is not an accurate number. It is used in start.S. The frequency |
| 31 | * will be udpated later when get_bus_freq(0) is available. |
| 32 | */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 33 | |
Biwen Li | 66c0e36 | 2021-02-05 19:01:59 +0800 | [diff] [blame] | 34 | /* GPIO */ |
Biwen Li | 66c0e36 | 2021-02-05 19:01:59 +0800 | [diff] [blame] | 35 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 36 | /* I2C */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 37 | |
| 38 | /* Serial Port */ |
Tom Rini | df6a215 | 2022-11-16 13:10:28 -0500 | [diff] [blame] | 39 | #define CFG_SYS_NS16550_CLK (get_serial_clock()) |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 40 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 41 | /* |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 42 | * During booting, IFC is mapped at the region of 0x30000000. |
| 43 | * But this region is limited to 256MB. To accommodate NOR, promjet |
| 44 | * and FPGA. This region is divided as below: |
| 45 | * 0x30000000 - 0x37ffffff : 128MB : NOR flash |
| 46 | * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet |
| 47 | * 0x3C000000 - 0x40000000 : 64MB : FPGA etc |
| 48 | * |
| 49 | * To accommodate bigger NOR flash and other devices, we will map IFC |
| 50 | * chip selects to as below: |
| 51 | * 0x5_1000_0000..0x5_1fff_ffff Memory Hole |
| 52 | * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB) |
| 53 | * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB |
| 54 | * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet) |
| 55 | * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet) |
| 56 | * |
| 57 | * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation. |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 58 | * CFG_SYS_FLASH_BASE has the final address (core view) |
| 59 | * CFG_SYS_FLASH_BASE_PHYS has the final address (IFC view) |
| 60 | * CFG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address |
Simon Glass | 72cc538 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 61 | * CONFIG_TEXT_BASE is linked to 0x30000000 for booting |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 62 | */ |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 63 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 64 | #define CFG_SYS_FLASH_BASE 0x580000000ULL |
| 65 | #define CFG_SYS_FLASH_BASE_PHYS 0x80000000 |
| 66 | #define CFG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000 |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 67 | |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 68 | #define CFG_SYS_FLASH1_BASE_PHYS 0xC0000000 |
| 69 | #define CFG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 70 | |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 71 | #ifndef __ASSEMBLY__ |
| 72 | unsigned long long get_qixis_addr(void); |
| 73 | #endif |
| 74 | #define QIXIS_BASE get_qixis_addr() |
| 75 | #define QIXIS_BASE_PHYS 0x20000000 |
| 76 | #define QIXIS_BASE_PHYS_EARLY 0xC000000 |
Yangbo Lu | d0e295d | 2015-03-20 19:28:31 -0700 | [diff] [blame] | 77 | #define QIXIS_STAT_PRES1 0xb |
| 78 | #define QIXIS_SDID_MASK 0x07 |
| 79 | #define QIXIS_ESDHC_NO_ADAPTER 0x7 |
York Sun | 0301703 | 2015-03-20 19:28:23 -0700 | [diff] [blame] | 80 | |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 81 | #define CFG_SYS_NAND_BASE 0x530000000ULL |
| 82 | #define CFG_SYS_NAND_BASE_PHYS 0x30000000 |
Prabhakar Kushwaha | 962b2de | 2014-07-16 09:21:12 +0530 | [diff] [blame] | 83 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 84 | /* MC firmware */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 85 | /* TODO Actual DPL max length needs to be confirmed with the MC FW team */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 86 | #define CFG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000 |
| 87 | #define CFG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000 |
| 88 | #define CFG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000 |
| 89 | #define CFG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000 |
York Sun | cbe8e1c | 2016-04-04 11:41:26 -0700 | [diff] [blame] | 90 | /* For LS2085A */ |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 91 | #define CFG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000 |
| 92 | #define CFG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000 |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 93 | |
Prabhakar Kushwaha | 853a901 | 2015-06-02 10:55:52 +0530 | [diff] [blame] | 94 | /* |
| 95 | * Carve out a DDR region which will not be used by u-boot/Linux |
| 96 | * |
| 97 | * It will be used by MC and Debug Server. The MC region must be |
| 98 | * 512MB aligned, so the min size to hide is 512MB. |
| 99 | */ |
York Sun | e45e13e | 2016-08-03 12:33:00 -0700 | [diff] [blame] | 100 | #ifdef CONFIG_FSL_MC_ENET |
Tom Rini | 6a5dccc | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 101 | #define CFG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024) |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 102 | #endif |
| 103 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 104 | /* Miscellaneous configurable options */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 105 | |
| 106 | /* Physical Memory Map */ |
| 107 | /* fixme: these need to be checked against the board */ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 108 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 109 | #define HWCONFIG_BUFFER_SIZE 128 |
| 110 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 111 | /* Initial environment variables */ |
Tom Rini | c9edebe | 2022-12-04 10:03:50 -0500 | [diff] [blame] | 112 | #define CFG_EXTRA_ENV_SETTINGS \ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 113 | "hwconfig=fsl_ddr:bank_intlv=auto\0" \ |
| 114 | "loadaddr=0x80100000\0" \ |
| 115 | "kernel_addr=0x100000\0" \ |
| 116 | "ramdisk_addr=0x800000\0" \ |
| 117 | "ramdisk_size=0x2000000\0" \ |
Prabhakar Kushwaha | 2393169 | 2015-03-20 19:28:06 -0700 | [diff] [blame] | 118 | "fdt_high=0xa0000000\0" \ |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 119 | "initrd_high=0xffffffffffffffff\0" \ |
Santan Kumar | 0f0173d | 2017-04-28 12:47:24 +0530 | [diff] [blame] | 120 | "kernel_start=0x581000000\0" \ |
Stuart Yoder | d4792d8 | 2015-01-06 13:18:57 -0800 | [diff] [blame] | 121 | "kernel_load=0xa0000000\0" \ |
Prabhakar Kushwaha | 2c0a13d | 2015-07-01 16:28:22 +0530 | [diff] [blame] | 122 | "kernel_size=0x2800000\0" \ |
Prabhakar Kushwaha | ae193f9 | 2016-02-03 17:03:51 +0530 | [diff] [blame] | 123 | "console=ttyAMA0,38400n8\0" \ |
Santan Kumar | 0f0173d | 2017-04-28 12:47:24 +0530 | [diff] [blame] | 124 | "mcinitcmd=fsl_mc start mc 0x580a00000" \ |
| 125 | " 0x580e00000 \0" |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 126 | |
Santan Kumar | 9913648 | 2017-05-05 15:42:28 +0530 | [diff] [blame] | 127 | #ifdef CONFIG_NAND_BOOT |
Tom Rini | b421349 | 2022-11-12 17:36:51 -0500 | [diff] [blame] | 128 | #define CFG_SYS_NAND_U_BOOT_DST 0x80400000 |
| 129 | #define CFG_SYS_NAND_U_BOOT_START CFG_SYS_NAND_U_BOOT_DST |
Santan Kumar | 9913648 | 2017-05-05 15:42:28 +0530 | [diff] [blame] | 130 | #endif |
Scott Wood | 8e728cd | 2015-03-24 13:25:02 -0700 | [diff] [blame] | 131 | |
Simon Glass | 89e0a3a | 2017-05-17 08:23:10 -0600 | [diff] [blame] | 132 | #include <asm/arch/soc.h> |
| 133 | |
York Sun | 7b08d21 | 2014-06-23 15:15:56 -0700 | [diff] [blame] | 134 | #endif /* __LS2_COMMON_H */ |