blob: 1042555a8cfc2a81e3f2aa5181a828fae75305c8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun7b08d212014-06-23 15:15:56 -07002/*
Priyanka Jain7d05b992017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sun7b08d212014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sun7b08d212014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
York Sun7b08d212014-06-23 15:15:56 -070010#define CONFIG_REMAKE_ELF
York Sun7b08d212014-06-23 15:15:56 -070011#define CONFIG_GICV3
12
Bharat Bhushan70239992017-03-22 12:06:25 +053013#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080014#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070015
Mingkai Hu0e58b512015-10-26 19:47:50 +080016/* Link Definitions */
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000017#ifdef CONFIG_TFABOOT
18#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
19#else
Mingkai Hu0e58b512015-10-26 19:47:50 +080020#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000021#endif
Mingkai Hu0e58b512015-10-26 19:47:50 +080022
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070023/* We need architecture specific misc initializations */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070024
York Sun7b08d212014-06-23 15:15:56 -070025/* Link Definitions */
York Sun7b08d212014-06-23 15:15:56 -070026
York Sun7b08d212014-06-23 15:15:56 -070027#define CONFIG_SKIP_LOWLEVEL_INIT
York Sun7b08d212014-06-23 15:15:56 -070028
York Sun7b08d212014-06-23 15:15:56 -070029#ifndef CONFIG_SYS_FSL_DDR4
York Sun7b08d212014-06-23 15:15:56 -070030#define CONFIG_SYS_DDR_RAW_TIMING
31#endif
York Sun7b08d212014-06-23 15:15:56 -070032
33#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
34
Mingkai Hu0e58b512015-10-26 19:47:50 +080035#define CONFIG_VERY_BIG_RAM
York Sun7b08d212014-06-23 15:15:56 -070036#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
37#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
38#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
39#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070040#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
41
York Sun290a83a2014-09-08 12:20:01 -070042/*
43 * SMP Definitinos
44 */
Michael Wallef056e0f2020-06-01 21:53:26 +020045#define CPU_RELEASE_ADDR secondary_boot_addr
York Sun290a83a2014-09-08 12:20:01 -070046
York Sunc7a0e302014-08-13 10:21:05 -070047#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053048#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sunc7a0e302014-08-13 10:21:05 -070049#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
50/*
51 * DDR controller use 0 as the base address for binding.
52 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
53 */
54#define CONFIG_SYS_DP_DDR_BASE_PHY 0
55#define CONFIG_DP_DDR_CTRL 2
56#define CONFIG_DP_DDR_NUM_CTRLS 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053057#endif
York Sun7b08d212014-06-23 15:15:56 -070058
59/* Generic Timer Definitions */
York Sun77a10972015-03-20 19:28:08 -070060/*
61 * This is not an accurate number. It is used in start.S. The frequency
62 * will be udpated later when get_bus_freq(0) is available.
63 */
64#define COUNTER_FREQUENCY 25000000 /* 25MHz */
York Sun7b08d212014-06-23 15:15:56 -070065
66/* Size of malloc() pool */
Prabhakar Kushwahae0665b12015-03-19 09:20:47 -070067#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
York Sun7b08d212014-06-23 15:15:56 -070068
Biwen Li66c0e362021-02-05 19:01:59 +080069/* GPIO */
70#ifdef CONFIG_DM_GPIO
71#ifndef CONFIG_MPC8XXX_GPIO
72#define CONFIG_MPC8XXX_GPIO
73#endif
74#endif
75
York Sun7b08d212014-06-23 15:15:56 -070076/* I2C */
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +080077#ifndef CONFIG_DM_I2C
York Sun7b08d212014-06-23 15:15:56 -070078#define CONFIG_SYS_I2C
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +080079#endif
York Sun7b08d212014-06-23 15:15:56 -070080
81/* Serial Port */
York Sun7b08d212014-06-23 15:15:56 -070082#define CONFIG_SYS_NS16550_SERIAL
83#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3a76dd52017-01-10 16:44:16 +080084#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
York Sun7b08d212014-06-23 15:15:56 -070085
York Sun7b08d212014-06-23 15:15:56 -070086#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
87
88/* IFC */
89#define CONFIG_FSL_IFC
Prabhakar Kushwaha23931692015-03-20 19:28:06 -070090
York Sun7b08d212014-06-23 15:15:56 -070091/*
York Sun03017032015-03-20 19:28:23 -070092 * During booting, IFC is mapped at the region of 0x30000000.
93 * But this region is limited to 256MB. To accommodate NOR, promjet
94 * and FPGA. This region is divided as below:
95 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
96 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
97 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
98 *
99 * To accommodate bigger NOR flash and other devices, we will map IFC
100 * chip selects to as below:
101 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
102 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
103 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
104 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
105 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
106 *
107 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -0700108 * CONFIG_SYS_FLASH_BASE has the final address (core view)
109 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
110 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
111 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
112 */
York Sun03017032015-03-20 19:28:23 -0700113
York Sun7b08d212014-06-23 15:15:56 -0700114#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
115#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
116#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
117
York Sun03017032015-03-20 19:28:23 -0700118#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
119#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
120
York Sun03017032015-03-20 19:28:23 -0700121#ifndef __ASSEMBLY__
122unsigned long long get_qixis_addr(void);
123#endif
124#define QIXIS_BASE get_qixis_addr()
125#define QIXIS_BASE_PHYS 0x20000000
126#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -0700127#define QIXIS_STAT_PRES1 0xb
128#define QIXIS_SDID_MASK 0x07
129#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -0700130
131#define CONFIG_SYS_NAND_BASE 0x530000000ULL
132#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +0530133
York Sun7b08d212014-06-23 15:15:56 -0700134/* MC firmware */
York Sun7b08d212014-06-23 15:15:56 -0700135/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -0700136#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
137#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
138#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
139#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Suncbe8e1c2016-04-04 11:41:26 -0700140/* For LS2085A */
J. German Riverac3b505f2015-07-02 11:28:58 +0530141#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
142#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -0700143
Bogdan Purcareata08bc0142017-05-24 16:40:21 +0000144/* Define phy_reset function to boot the MC based on mcinitcmd.
145 * This happens late enough to properly fixup u-boot env MAC addresses.
146 */
147#define CONFIG_RESET_PHY_R
148
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +0530149/*
150 * Carve out a DDR region which will not be used by u-boot/Linux
151 *
152 * It will be used by MC and Debug Server. The MC region must be
153 * 512MB aligned, so the min size to hide is 512MB.
154 */
York Sune45e13e2016-08-03 12:33:00 -0700155#ifdef CONFIG_FSL_MC_ENET
Meenakshi Aggarwal67f195c2019-02-27 14:41:02 +0530156#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700157#endif
158
York Sun7b08d212014-06-23 15:15:56 -0700159/* Miscellaneous configurable options */
160#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
161
162/* Physical Memory Map */
163/* fixme: these need to be checked against the board */
164#define CONFIG_CHIP_SELECTS_PER_CTRL 4
York Sun7b08d212014-06-23 15:15:56 -0700165
York Sun7b08d212014-06-23 15:15:56 -0700166#define CONFIG_HWCONFIG
167#define HWCONFIG_BUFFER_SIZE 128
168
York Sun7b08d212014-06-23 15:15:56 -0700169/* Initial environment variables */
170#define CONFIG_EXTRA_ENV_SETTINGS \
171 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
172 "loadaddr=0x80100000\0" \
173 "kernel_addr=0x100000\0" \
174 "ramdisk_addr=0x800000\0" \
175 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700176 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700177 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530178 "kernel_start=0x581000000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800179 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530180 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530181 "console=ttyAMA0,38400n8\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530182 "mcinitcmd=fsl_mc start mc 0x580a00000" \
183 " 0x580e00000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700184
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000185#ifndef CONFIG_TFABOOT
Santan Kumar1afa9002017-05-05 15:42:29 +0530186#ifdef CONFIG_SD_BOOT
187#define CONFIG_BOOTCOMMAND "mmc read 0x80200000 0x6800 0x800;"\
188 " fsl_mc apply dpl 0x80200000 &&" \
189 " mmc read $kernel_load $kernel_start" \
190 " $kernel_size && bootm $kernel_load"
191#else
Santan Kumar0f0173d2017-04-28 12:47:24 +0530192#define CONFIG_BOOTCOMMAND "fsl_mc apply dpl 0x580d00000 &&" \
Prabhakar Kushwahad78fa5e2016-02-03 17:04:07 +0530193 " cp.b $kernel_start $kernel_load" \
194 " $kernel_size && bootm $kernel_load"
Santan Kumar1afa9002017-05-05 15:42:29 +0530195#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000196#endif
York Sun7b08d212014-06-23 15:15:56 -0700197
York Sun7b08d212014-06-23 15:15:56 -0700198/* Monitor Command Prompt */
199#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
York Sun7b08d212014-06-23 15:15:56 -0700200#define CONFIG_SYS_MAXARGS 64 /* max command args */
201
Scott Wood8e728cd2015-03-24 13:25:02 -0700202#define CONFIG_SPL_BSS_START_ADDR 0x80100000
203#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
Scott Wood8e728cd2015-03-24 13:25:02 -0700204#define CONFIG_SPL_MAX_SIZE 0x16000
Scott Wood8e728cd2015-03-24 13:25:02 -0700205#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
Jagdish Gediya01f3b432018-08-23 22:53:33 +0530206#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Scott Wood8e728cd2015-03-24 13:25:02 -0700207
Santan Kumar99136482017-05-05 15:42:28 +0530208#ifdef CONFIG_NAND_BOOT
Scott Wood8e728cd2015-03-24 13:25:02 -0700209#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
210#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
Santan Kumar99136482017-05-05 15:42:28 +0530211#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700212#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
213#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
York Sunfb383062017-12-18 08:24:55 -0800214#define CONFIG_SYS_MONITOR_LEN (1024 * 1024)
Scott Wood8e728cd2015-03-24 13:25:02 -0700215
Bhupesh Sharma37fbf612015-05-28 14:54:02 +0530216#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
217
Simon Glass89e0a3a2017-05-17 08:23:10 -0600218#include <asm/arch/soc.h>
219
York Sun7b08d212014-06-23 15:15:56 -0700220#endif /* __LS2_COMMON_H */