blob: 18defd5e5a63332b5412e4e4780a27e6af8f1488 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun7b08d212014-06-23 15:15:56 -07002/*
Priyanka Jain7d05b992017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sun7b08d212014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sun7b08d212014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
Bharat Bhushan70239992017-03-22 12:06:25 +053010#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070012
Mingkai Hu0e58b512015-10-26 19:47:50 +080013/* Link Definitions */
Mingkai Hu0e58b512015-10-26 19:47:50 +080014
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070015/* We need architecture specific misc initializations */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070016
York Sun7b08d212014-06-23 15:15:56 -070017/* Link Definitions */
York Sun7b08d212014-06-23 15:15:56 -070018
Mingkai Hu0e58b512015-10-26 19:47:50 +080019#define CONFIG_VERY_BIG_RAM
Tom Rini6a5dccc2022-11-16 13:10:41 -050020#define CFG_SYS_DDR_SDRAM_BASE 0x80000000UL
Tom Rini376b88a2022-10-28 20:27:13 -040021#define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
Tom Rini6a5dccc2022-11-16 13:10:41 -050022#define CFG_SYS_SDRAM_BASE CFG_SYS_DDR_SDRAM_BASE
23#define CFG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070024
York Sun290a83a2014-09-08 12:20:01 -070025/*
26 * SMP Definitinos
27 */
Michael Wallef056e0f2020-06-01 21:53:26 +020028#define CPU_RELEASE_ADDR secondary_boot_addr
York Sun290a83a2014-09-08 12:20:01 -070029
York Sun77a10972015-03-20 19:28:08 -070030/*
31 * This is not an accurate number. It is used in start.S. The frequency
32 * will be udpated later when get_bus_freq(0) is available.
33 */
York Sun7b08d212014-06-23 15:15:56 -070034
Biwen Li66c0e362021-02-05 19:01:59 +080035/* GPIO */
Biwen Li66c0e362021-02-05 19:01:59 +080036
York Sun7b08d212014-06-23 15:15:56 -070037/* I2C */
York Sun7b08d212014-06-23 15:15:56 -070038
39/* Serial Port */
Tom Rinidf6a2152022-11-16 13:10:28 -050040#define CFG_SYS_NS16550_CLK (get_serial_clock())
York Sun7b08d212014-06-23 15:15:56 -070041
York Sun7b08d212014-06-23 15:15:56 -070042/*
York Sun03017032015-03-20 19:28:23 -070043 * During booting, IFC is mapped at the region of 0x30000000.
44 * But this region is limited to 256MB. To accommodate NOR, promjet
45 * and FPGA. This region is divided as below:
46 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
47 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
48 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
49 *
50 * To accommodate bigger NOR flash and other devices, we will map IFC
51 * chip selects to as below:
52 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
53 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
54 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
55 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
56 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
57 *
58 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
Tom Rini6a5dccc2022-11-16 13:10:41 -050059 * CFG_SYS_FLASH_BASE has the final address (core view)
60 * CFG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
61 * CFG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
Simon Glass72cc5382022-10-20 18:22:39 -060062 * CONFIG_TEXT_BASE is linked to 0x30000000 for booting
York Sun7b08d212014-06-23 15:15:56 -070063 */
York Sun03017032015-03-20 19:28:23 -070064
Tom Rini6a5dccc2022-11-16 13:10:41 -050065#define CFG_SYS_FLASH_BASE 0x580000000ULL
66#define CFG_SYS_FLASH_BASE_PHYS 0x80000000
67#define CFG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
York Sun7b08d212014-06-23 15:15:56 -070068
Tom Rini6a5dccc2022-11-16 13:10:41 -050069#define CFG_SYS_FLASH1_BASE_PHYS 0xC0000000
70#define CFG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
York Sun03017032015-03-20 19:28:23 -070071
York Sun03017032015-03-20 19:28:23 -070072#ifndef __ASSEMBLY__
73unsigned long long get_qixis_addr(void);
74#endif
75#define QIXIS_BASE get_qixis_addr()
76#define QIXIS_BASE_PHYS 0x20000000
77#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -070078#define QIXIS_STAT_PRES1 0xb
79#define QIXIS_SDID_MASK 0x07
80#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -070081
Tom Rinib4213492022-11-12 17:36:51 -050082#define CFG_SYS_NAND_BASE 0x530000000ULL
83#define CFG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053084
York Sun7b08d212014-06-23 15:15:56 -070085/* MC firmware */
York Sun7b08d212014-06-23 15:15:56 -070086/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
Tom Rini6a5dccc2022-11-16 13:10:41 -050087#define CFG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
88#define CFG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
89#define CFG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
90#define CFG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Suncbe8e1c2016-04-04 11:41:26 -070091/* For LS2085A */
Tom Rini6a5dccc2022-11-16 13:10:41 -050092#define CFG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
93#define CFG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -070094
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +053095/*
96 * Carve out a DDR region which will not be used by u-boot/Linux
97 *
98 * It will be used by MC and Debug Server. The MC region must be
99 * 512MB aligned, so the min size to hide is 512MB.
100 */
York Sune45e13e2016-08-03 12:33:00 -0700101#ifdef CONFIG_FSL_MC_ENET
Tom Rini6a5dccc2022-11-16 13:10:41 -0500102#define CFG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700103#endif
104
York Sun7b08d212014-06-23 15:15:56 -0700105/* Miscellaneous configurable options */
York Sun7b08d212014-06-23 15:15:56 -0700106
107/* Physical Memory Map */
108/* fixme: these need to be checked against the board */
York Sun7b08d212014-06-23 15:15:56 -0700109
York Sun7b08d212014-06-23 15:15:56 -0700110#define CONFIG_HWCONFIG
111#define HWCONFIG_BUFFER_SIZE 128
112
York Sun7b08d212014-06-23 15:15:56 -0700113/* Initial environment variables */
114#define CONFIG_EXTRA_ENV_SETTINGS \
115 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
116 "loadaddr=0x80100000\0" \
117 "kernel_addr=0x100000\0" \
118 "ramdisk_addr=0x800000\0" \
119 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700120 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700121 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530122 "kernel_start=0x581000000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800123 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530124 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530125 "console=ttyAMA0,38400n8\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530126 "mcinitcmd=fsl_mc start mc 0x580a00000" \
127 " 0x580e00000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700128
Santan Kumar99136482017-05-05 15:42:28 +0530129#ifdef CONFIG_NAND_BOOT
Tom Rinib4213492022-11-12 17:36:51 -0500130#define CFG_SYS_NAND_U_BOOT_DST 0x80400000
131#define CFG_SYS_NAND_U_BOOT_START CFG_SYS_NAND_U_BOOT_DST
Santan Kumar99136482017-05-05 15:42:28 +0530132#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700133
Simon Glass89e0a3a2017-05-17 08:23:10 -0600134#include <asm/arch/soc.h>
135
York Sun7b08d212014-06-23 15:15:56 -0700136#endif /* __LS2_COMMON_H */