blob: 5d8bb7e35683f8a41e2ab85adf6181bcedef7151 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05002/*
Kumar Galaad4e9d42011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li037fa1a2020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Galaad4e9d42011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthout95ae0a02007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Daya8099812016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050021#undef CONFIG_PCI2
Kumar Gala7738d5c2008-10-21 11:33:58 -050022#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050023
Ed Swarthout95ae0a02007-07-27 01:50:52 -050024#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050025
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050026#ifndef __ASSEMBLY__
Simon Glassfb64e362020-05-10 11:40:09 -060027#include <linux/stringify.h>
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050028extern unsigned long get_clock_freq(void);
29#endif
30#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
31
32/*
33 * These can be toggled for performance analysis, otherwise use default.
34 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050035#define CONFIG_L2_CACHE /* toggle L2 cache */
36#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050037
38/*
39 * Only possible on E500 Version 2 or newer cores.
40 */
41#define CONFIG_ENABLE_36BIT_PHYS 1
42
Timur Tabid8f341c2011-08-04 18:03:41 -050043#define CONFIG_SYS_CCSRBAR 0xe0000000
44#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050045
Jon Loeligerc378bae2008-03-18 13:51:06 -050046/* DDR Setup */
Jon Loeligerc378bae2008-03-18 13:51:06 -050047#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
48#define CONFIG_DDR_SPD
Jon Loeligerc378bae2008-03-18 13:51:06 -050049
chenhui zhao3560dbd2011-09-06 16:41:19 +000050#define CONFIG_DDR_ECC
Dave Liud3ca1242008-10-28 17:53:38 +080051#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Jon Loeligerc378bae2008-03-18 13:51:06 -050052#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
53
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
55#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050056
Jon Loeligerc378bae2008-03-18 13:51:06 -050057#define CONFIG_DIMM_SLOTS_PER_CTLR 1
58#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050059
Jon Loeligerc378bae2008-03-18 13:51:06 -050060/* I2C addresses of SPD EEPROMs */
61#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
62
63/* Make sure required options are set */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050064#ifndef CONFIG_SPD_EEPROM
65#error ("CONFIG_SPD_EEPROM is required")
66#endif
67
chenhui zhaoe97171e2011-10-13 13:40:59 +080068/*
69 * Physical Address Map
70 *
71 * 32bit:
72 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
73 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
74 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
75 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
76 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
77 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
78 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
79 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
80 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
81 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
82 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
83 *
chenhui zhaoa9dd52d2011-10-13 13:41:00 +080084 * 36bit:
85 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
86 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
87 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
88 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
89 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
90 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
91 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
92 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
93 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
94 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
95 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
96 *
chenhui zhaoe97171e2011-10-13 13:40:59 +080097 */
98
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050099/*
100 * Local Bus Definitions
101 */
102
103/*
104 * FLASH on the Local Bus
105 * Two banks, 8M each, using the CFI driver.
106 * Boot from BR0/OR0 bank at 0xff00_0000
107 * Alternate BR1/OR1 bank at 0xff80_0000
108 *
109 * BR0, BR1:
110 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
111 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
112 * Port Size = 16 bits = BRx[19:20] = 10
113 * Use GPCM = BRx[24:26] = 000
114 * Valid = BRx[31] = 1
115 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500116 * 0 4 8 12 16 20 24 28
117 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
118 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500119 *
120 * OR0, OR1:
121 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
122 * Reserved ORx[17:18] = 11, confusion here?
123 * CSNT = ORx[20] = 1
124 * ACS = half cycle delay = ORx[21:22] = 11
125 * SCY = 6 = ORx[24:27] = 0110
126 * TRLX = use relaxed timing = ORx[29] = 1
127 * EAD = use external address latch delay = OR[31] = 1
128 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500129 * 0 4 8 12 16 20 24 28
130 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500131 */
132
chenhui zhaoe97171e2011-10-13 13:40:59 +0800133#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800134#ifdef CONFIG_PHYS_64BIT
135#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
136#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800137#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800138#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500139
chenhui zhaoe97171e2011-10-13 13:40:59 +0800140#define CONFIG_SYS_BR0_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000141 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
chenhui zhaoe97171e2011-10-13 13:40:59 +0800142#define CONFIG_SYS_BR1_PRELIM \
143 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_OR0_PRELIM 0xff806e65
146#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500147
chenhui zhaoe97171e2011-10-13 13:40:59 +0800148#define CONFIG_SYS_FLASH_BANKS_LIST \
149 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
151#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
152#undef CONFIG_SYS_FLASH_CHECKSUM
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500155
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200156#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500157
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500159
chenhui zhao3560dbd2011-09-06 16:41:19 +0000160#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500161
162/*
163 * SDRAM on the Local Bus
164 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800165#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800166#ifdef CONFIG_PHYS_64BIT
167#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
168#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800169#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800170#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500172
173/*
174 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500176 *
177 * For BR2, need:
178 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
179 * port-size = 32-bits = BR2[19:20] = 11
180 * no parity checking = BR2[21:22] = 00
181 * SDRAM for MSEL = BR2[24:26] = 011
182 * Valid = BR[31] = 1
183 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500184 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500185 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
186 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500188 * FIXME: the top 17 bits of BR2.
189 */
190
chenhui zhaoe97171e2011-10-13 13:40:59 +0800191#define CONFIG_SYS_BR2_PRELIM \
192 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
193 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500194
195/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500197 *
198 * For OR2, need:
199 * 64MB mask for AM, OR2[0:7] = 1111 1100
200 * XAM, OR2[17:18] = 11
201 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500202 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500203 * EAD set for extra time OR[31] = 1
204 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500205 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500206 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
207 */
208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
212#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
213#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
214#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500215
216/*
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500217 * Common settings for all Local Bus SDRAM commands.
218 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500219 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500220 * is OR'ed in too.
221 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500222#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
223 | LSDMR_PRETOACT7 \
224 | LSDMR_ACTTORW7 \
225 | LSDMR_BL8 \
226 | LSDMR_WRC4 \
227 | LSDMR_CL3 \
228 | LSDMR_RFEN \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500229 )
230
231/*
232 * The CADMUS registers are connected to CS3 on CDS.
233 * The new memory map places CADMUS at 0xf8000000.
234 *
235 * For BR3, need:
236 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
237 * port-size = 8-bits = BR[19:20] = 01
238 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500239 * GPMC for MSEL = BR[24:26] = 000
240 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500241 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500242 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500243 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
244 *
245 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500246 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500247 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500248 * CSNT OR[20] = 1
249 * ACS OR[21:22] = 11
250 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500251 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500252 * SETA OR[28] = 0
253 * TRLX OR[29] = 1
254 * EHTR OR[30] = 1
255 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500256 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500257 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
259 */
260
Jon Loeliger6bcdb402008-03-19 15:02:07 -0500261#define CONFIG_FSL_CADMUS
262
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500263#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800264#ifdef CONFIG_PHYS_64BIT
265#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
266#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800267#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800268#endif
chenhui zhaoe97171e2011-10-13 13:40:59 +0800269#define CONFIG_SYS_BR3_PRELIM \
270 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_INIT_RAM_LOCK 1
274#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200275#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500276
Wolfgang Denk0191e472010-10-26 14:34:52 +0200277#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500279
Hou Zhiqiang8547bb22019-08-20 09:35:35 +0000280#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
chenhui zhao3560dbd2011-09-06 16:41:19 +0000281#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500282
283/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_NS16550_SERIAL
285#define CONFIG_SYS_NS16550_REG_SIZE 1
286#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500289 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
292#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500293
Jon Loeliger43d818f2006-10-20 15:50:15 -0500294/*
295 * I2C
296 */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200297#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocherf2850742012-10-24 13:48:22 +0200298#define CONFIG_SYS_FSL_I2C_SPEED 400000
299#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
300#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
301#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li037fa1a2020-05-01 20:56:37 +0800302#else
303#define CONFIG_SYS_SPD_BUS_NUM 0
304#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
305#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
306#endif
307#define CONFIG_SYS_I2C_FSL
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500308
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200309/* EEPROM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_I2C_EEPROM_CCID
Timur Tabi0b87d3f2008-07-18 16:52:23 +0200311
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500312/*
313 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300314 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500315 */
Kumar Galaef43b6e2008-12-02 16:08:39 -0600316#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800317#ifdef CONFIG_PHYS_64BIT
318#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
319#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
320#else
Kumar Gala3fe80872008-12-02 16:08:36 -0600321#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Galaef43b6e2008-12-02 16:08:39 -0600322#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800323#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Gala60ff4642008-12-02 16:08:40 -0600325#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala64bb6d12008-12-02 16:08:37 -0600326#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800327#ifdef CONFIG_PHYS_64BIT
328#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
329#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800331#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500333
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500334#ifdef CONFIG_PCIE1
Kumar Galaef43b6e2008-12-02 16:08:39 -0600335#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800336#ifdef CONFIG_PHYS_64BIT
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800337#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
338#else
Kumar Galaef43b6e2008-12-02 16:08:39 -0600339#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800340#endif
Kumar Gala60ff4642008-12-02 16:08:40 -0600341#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800342#ifdef CONFIG_PHYS_64BIT
343#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
344#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200345#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800346#endif
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500347#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800348
349/*
350 * RapidIO MMU
351 */
chenhui zhaoe97171e2011-10-13 13:40:59 +0800352#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800353#ifdef CONFIG_PHYS_64BIT
354#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
355#else
chenhui zhaoe97171e2011-10-13 13:40:59 +0800356#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaoa9dd52d2011-10-13 13:41:00 +0800357#endif
Kumar Galaad4e9d42011-01-04 17:57:59 -0600358#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500359
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700360#ifdef CONFIG_LEGACY
361#define BRIDGE_ID 17
362#define VIA_ID 2
363#else
364#define BRIDGE_ID 28
365#define VIA_ID 4
366#endif
367
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500368#if defined(CONFIG_PCI)
chenhui zhao3560dbd2011-09-06 16:41:19 +0000369#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500370#endif /* CONFIG_PCI */
371
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500372#if defined(CONFIG_TSEC_ENET)
373
Kim Phillips177e58f2007-05-16 16:52:19 -0500374#define CONFIG_TSEC1 1
375#define CONFIG_TSEC1_NAME "eTSEC0"
376#define CONFIG_TSEC2 1
377#define CONFIG_TSEC2_NAME "eTSEC1"
378#define CONFIG_TSEC3 1
379#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500380#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500381#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500382#undef CONFIG_MPC85XX_FEC
383
384#define TSEC1_PHY_ADDR 0
385#define TSEC2_PHY_ADDR 1
386#define TSEC3_PHY_ADDR 2
387#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500388
389#define TSEC1_PHYIDX 0
390#define TSEC2_PHYIDX 0
391#define TSEC3_PHYIDX 0
392#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500393#define TSEC1_FLAGS TSEC_GIGABIT
394#define TSEC2_FLAGS TSEC_GIGABIT
395#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
396#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500397
398/* Options are: eTSEC[0-3] */
399#define CONFIG_ETHPRIME "eTSEC0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500400#endif /* CONFIG_TSEC_ENET */
401
402/*
403 * Environment
404 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500405
406#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500408
Jon Loeligere63319f2007-06-13 13:22:08 -0500409/*
Jon Loeligered26c742007-07-10 09:10:49 -0500410 * BOOTP options
411 */
412#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -0500413
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500414#undef CONFIG_WATCHDOG /* watchdog disabled */
415
416/*
417 * Miscellaneous configurable options
418 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200419#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500420
421/*
422 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500423 * have to be in the first 64 MB of memory, since this is
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500424 * the maximum mapped by the Linux kernel during initialization.
425 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500426#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
427#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500428
Jon Loeligere63319f2007-06-13 13:22:08 -0500429#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500430#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500431#endif
432
433/*
434 * Environment Configuration
435 */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500436#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500437#define CONFIG_HAS_ETH0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500438#define CONFIG_HAS_ETH1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500439#define CONFIG_HAS_ETH2
Andy Fleming239e75f2006-09-13 10:34:18 -0500440#define CONFIG_HAS_ETH3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500441#endif
442
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500443#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500444
Mario Six790d8442018-03-28 14:38:20 +0200445#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000446#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000447#define CONFIG_BOOTFILE "8548cds/uImage.uboot"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500448#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500449
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500450#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500451#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500452#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500453
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500454#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500455
chenhui zhao3560dbd2011-09-06 16:41:19 +0000456#define CONFIG_EXTRA_ENV_SETTINGS \
457 "hwconfig=fsl_ddr:ecc=off\0" \
458 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200459 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000460 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200461 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
462 " +$filesize; " \
463 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
464 " +$filesize; " \
465 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
466 " $filesize; " \
467 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
468 " +$filesize; " \
469 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
470 " $filesize\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000471 "consoledev=ttyS1\0" \
472 "ramdiskaddr=2000000\0" \
473 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500474 "fdtaddr=1e00000\0" \
chenhui zhao3560dbd2011-09-06 16:41:19 +0000475 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500476
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500477#define CONFIG_NFSBOOTCOMMAND \
478 "setenv bootargs root=/dev/nfs rw " \
479 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500480 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500481 "console=$consoledev,$baudrate $othbootargs;" \
482 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500483 "tftp $fdtaddr $fdtfile;" \
484 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500485
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500486#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500487 "setenv bootargs root=/dev/ram rw " \
488 "console=$consoledev,$baudrate $othbootargs;" \
489 "tftp $ramdiskaddr $ramdiskfile;" \
490 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500491 "tftp $fdtaddr $fdtfile;" \
492 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500493
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500494#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500495
496#endif /* __CONFIG_H */