blob: d2d1ce95bcbd8c985d66460c0ff87cef20620917 [file] [log] [blame]
wdenk0f8c9762002-08-19 11:57:05 +00001/*
Stefan Roese3e1f1b32005-08-01 16:49:12 +02002 * (C) Copyright 2000-2005
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
wdenk0f8c9762002-08-19 11:57:05 +00004 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk0f8c9762002-08-19 11:57:05 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405 CPU */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020021#define CONFIG_WALNUT 1 /* ...on a WALNUT board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020022 /* ...or on a SYCAMORE board */
23
24#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
wdenk0f8c9762002-08-19 11:57:05 +000025
Stefan Roesecfe58022008-06-06 15:55:21 +020026/*
27 * Include common defines/options for all AMCC eval boards
28 */
29#define CONFIG_HOSTNAME walnut
30#include "amcc-common.h"
31
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020032#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk0f8c9762002-08-19 11:57:05 +000033
Stefan Roesecfe58022008-06-06 15:55:21 +020034/*
35 * Default environment variables
36 */
37#define CONFIG_EXTRA_ENV_SETTINGS \
38 CONFIG_AMCC_DEF_ENV \
39 CONFIG_AMCC_DEF_ENV_POWERPC \
40 CONFIG_AMCC_DEF_ENV_PPC_OLD \
41 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese3e1f1b32005-08-01 16:49:12 +020042 "kernel_addr=fff80000\0" \
43 "ramdisk_addr=fff80000\0" \
Stefan Roese3e1f1b32005-08-01 16:49:12 +020044 ""
wdenk0f8c9762002-08-19 11:57:05 +000045
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020046#define CONFIG_PHY_ADDR 1 /* PHY address */
Stefan Roesea98dfe62008-05-08 11:05:15 +020047#define CONFIG_HAS_ETH0 1
Stefan Roeseb0ff2142006-08-07 14:33:32 +020048
wdenk0f8c9762002-08-19 11:57:05 +000049#define CONFIG_RTC_DS174x 1 /* use DS1743 RTC in Walnut */
50
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050051/*
Stefan Roesecfe58022008-06-06 15:55:21 +020052 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger03bfcb92007-07-04 22:33:46 -050053 */
Jon Loeliger03bfcb92007-07-04 22:33:46 -050054#define CONFIG_CMD_PCI
Jon Loeliger03bfcb92007-07-04 22:33:46 -050055#define CONFIG_CMD_SDRAM
Jon Loeliger03bfcb92007-07-04 22:33:46 -050056
wdenk0f8c9762002-08-19 11:57:05 +000057#define CONFIG_SPD_EEPROM 1 /* use SPD EEPROM for setup */
58
59/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
61 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
62 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
wdenk0f8c9762002-08-19 11:57:05 +000063 * The Linux BASE_BAUD define should match this configuration.
64 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
wdenk0f8c9762002-08-19 11:57:05 +000066 * set Linux BASE_BAUD to 403200.
67 */
Stefan Roese3ddce572010-09-20 16:05:31 +020068#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020069#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
70#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
71#define CONFIG_SYS_BASE_BAUD 691200
wdenk0f8c9762002-08-19 11:57:05 +000072
Stefan Roese3e1f1b32005-08-01 16:49:12 +020073/*-----------------------------------------------------------------------
74 * I2C stuff
75 *-----------------------------------------------------------------------
76 */
Dirk Eibach42b204f2013-04-25 02:40:01 +000077#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
wdenk0f8c9762002-08-19 11:57:05 +000078
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
80#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
81#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
82#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roeseb0ff2142006-08-07 14:33:32 +020083
wdenk0f8c9762002-08-19 11:57:05 +000084/*-----------------------------------------------------------------------
85 * PCI stuff
86 *-----------------------------------------------------------------------
87 */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020088#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
89#define PCI_HOST_FORCE 1 /* configure as pci host */
90#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenk0f8c9762002-08-19 11:57:05 +000091
Gabor Juhosb4458732013-05-30 07:06:12 +000092#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020093#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +020094 /* resource configuration */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020095#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
wdenk0f8c9762002-08-19 11:57:05 +000096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
98#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
99#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
100#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
101#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
102#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
103#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
104#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk0f8c9762002-08-19 11:57:05 +0000105
106/*-----------------------------------------------------------------------
wdenk0f8c9762002-08-19 11:57:05 +0000107 * Start addresses for the final memory configuration
108 * (Set up by the startup code)
wdenk0f8c9762002-08-19 11:57:05 +0000109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_BASE 0xFFF80000
wdenk0f8c9762002-08-19 11:57:05 +0000111
112/*
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200113 * Define here the location of the environment variables (FLASH or NVRAM).
114 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200115 * supported for backward compatibility.
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200116 */
117#if 1
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200118#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200119#else
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200120#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200121#endif
122
wdenk0f8c9762002-08-19 11:57:05 +0000123/*-----------------------------------------------------------------------
124 * FLASH organization
125 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200127#define FLASH_BASE1_PRELIM 0 /* FLASH bank #1 */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
130#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk0f8c9762002-08-19 11:57:05 +0000131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
133#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk0f8c9762002-08-19 11:57:05 +0000134
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200136
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_FLASH_ADDR0 0x5555
138#define CONFIG_SYS_FLASH_ADDR1 0x2aaa
139#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200140
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200141#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200142#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200144#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200145
146/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200147#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
148#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200149#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200150
wdenk0f8c9762002-08-19 11:57:05 +0000151/*-----------------------------------------------------------------------
152 * NVRAM organization
153 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_NVRAM_BASE_ADDR 0xf0000000 /* NVRAM base address */
155#define CONFIG_SYS_NVRAM_SIZE 0x1ff8 /* NVRAM size */
wdenk0f8c9762002-08-19 11:57:05 +0000156
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200157#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200158#define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
159#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE) /* Env */
wdenk0f8c9762002-08-19 11:57:05 +0000161#endif
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200162
wdenk0f8c9762002-08-19 11:57:05 +0000163/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200164 * External Bus Controller (EBC) Setup
wdenk0f8c9762002-08-19 11:57:05 +0000165 */
166
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200167/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_EBC_PB0AP 0x9B015480
169#define CONFIG_SYS_EBC_PB0CR 0xFFF18000 /* BAS=0xFFF,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_EBC_PB1AP 0x02815480
172#define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_EBC_PB2AP 0x04815A80
175#define CONFIG_SYS_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_EBC_PB3AP 0x01815280
178#define CONFIG_SYS_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_EBC_PB7AP 0x01815280
181#define CONFIG_SYS_EBC_PB7CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
wdenk0f8c9762002-08-19 11:57:05 +0000182
183/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200184 * External peripheral base address
185 *-----------------------------------------------------------------------
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
188#define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
189#define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200190
191/*-----------------------------------------------------------------------
192 * Definitions for initial stack pointer and data area
wdenk0f8c9762002-08-19 11:57:05 +0000193 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200194#define CONFIG_SYS_INIT_DCACHE_CS 4 /* use cs # 4 for data cache memory */
wdenk0f8c9762002-08-19 11:57:05 +0000195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* inside of SDRAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200197#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200198#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk0f8c9762002-08-19 11:57:05 +0000200
201/*-----------------------------------------------------------------------
202 * Definitions for Serial Presence Detect EEPROM address
203 * (to get SDRAM settings)
204 */
Wolfgang Denkd06ce5d2005-08-02 17:06:17 +0200205#define SPD_EEPROM_ADDRESS 0x50
wdenk0f8c9762002-08-19 11:57:05 +0000206
wdenk0f8c9762002-08-19 11:57:05 +0000207#endif /* __CONFIG_H */