wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 1 | /* |
Jerry Huang | 0caea1a | 2010-11-25 17:06:07 +0000 | [diff] [blame] | 2 | * Copyright 2008,2010 Freescale Semiconductor, Inc |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 3 | * Andy Fleming |
| 4 | * |
| 5 | * Based (loosely) on the Linux code |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 6 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 7 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef _MMC_H_ |
| 11 | #define _MMC_H_ |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 12 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 13 | #include <linux/list.h> |
Lad, Prabhakar | 8dc6df8 | 2012-06-24 21:35:20 +0000 | [diff] [blame] | 14 | #include <linux/compiler.h> |
Mateusz Zalega | 05d2f41 | 2014-04-30 13:04:15 +0200 | [diff] [blame] | 15 | #include <part.h> |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 16 | |
| 17 | #define SD_VERSION_SD 0x20000 |
Jaehoon Chung | d552bd1 | 2013-01-29 22:58:16 +0000 | [diff] [blame] | 18 | #define SD_VERSION_3 (SD_VERSION_SD | 0x300) |
Jaehoon Chung | 6108ef6 | 2013-01-29 19:31:16 +0000 | [diff] [blame] | 19 | #define SD_VERSION_2 (SD_VERSION_SD | 0x200) |
| 20 | #define SD_VERSION_1_0 (SD_VERSION_SD | 0x100) |
| 21 | #define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 22 | #define MMC_VERSION_MMC 0x10000 |
| 23 | #define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC) |
Jaehoon Chung | 6108ef6 | 2013-01-29 19:31:16 +0000 | [diff] [blame] | 24 | #define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102) |
| 25 | #define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104) |
| 26 | #define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202) |
| 27 | #define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300) |
| 28 | #define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400) |
| 29 | #define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401) |
| 30 | #define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402) |
| 31 | #define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403) |
| 32 | #define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429) |
| 33 | #define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 34 | |
Jaehoon Chung | 0d1791d | 2014-05-16 13:59:53 +0900 | [diff] [blame] | 35 | #define MMC_MODE_HS (1 << 0) |
| 36 | #define MMC_MODE_HS_52MHz (1 << 1) |
| 37 | #define MMC_MODE_4BIT (1 << 2) |
| 38 | #define MMC_MODE_8BIT (1 << 3) |
| 39 | #define MMC_MODE_SPI (1 << 4) |
| 40 | #define MMC_MODE_HC (1 << 5) |
Jaehoon Chung | 38ce30b | 2014-05-16 13:59:54 +0900 | [diff] [blame] | 41 | #define MMC_MODE_DDR_52MHz (1 << 6) |
Ćukasz Majewski | b6fe0dc | 2012-03-12 22:07:18 +0000 | [diff] [blame] | 42 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 43 | #define SD_DATA_4BIT 0x00040000 |
| 44 | |
Albin Tonnerre | 06f9db1 | 2009-08-22 14:21:53 +0200 | [diff] [blame] | 45 | #define IS_SD(x) (x->version & SD_VERSION_SD) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 46 | |
| 47 | #define MMC_DATA_READ 1 |
| 48 | #define MMC_DATA_WRITE 2 |
| 49 | |
| 50 | #define NO_CARD_ERR -16 /* No SD/MMC card inserted */ |
| 51 | #define UNUSABLE_ERR -17 /* Unusable Card */ |
| 52 | #define COMM_ERR -18 /* Communications Error */ |
| 53 | #define TIMEOUT -19 |
Che-Liang Chiou | 4a2c7d7 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 54 | #define IN_PROGRESS -20 /* operation is in progress */ |
Andrew Gabbasov | e80682f | 2014-04-03 04:34:32 -0500 | [diff] [blame] | 55 | #define SWITCH_ERR -21 /* Card reports failure to switch mode */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 56 | |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 57 | #define MMC_CMD_GO_IDLE_STATE 0 |
| 58 | #define MMC_CMD_SEND_OP_COND 1 |
| 59 | #define MMC_CMD_ALL_SEND_CID 2 |
| 60 | #define MMC_CMD_SET_RELATIVE_ADDR 3 |
| 61 | #define MMC_CMD_SET_DSR 4 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 62 | #define MMC_CMD_SWITCH 6 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 63 | #define MMC_CMD_SELECT_CARD 7 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 64 | #define MMC_CMD_SEND_EXT_CSD 8 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 65 | #define MMC_CMD_SEND_CSD 9 |
| 66 | #define MMC_CMD_SEND_CID 10 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 67 | #define MMC_CMD_STOP_TRANSMISSION 12 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 68 | #define MMC_CMD_SEND_STATUS 13 |
| 69 | #define MMC_CMD_SET_BLOCKLEN 16 |
| 70 | #define MMC_CMD_READ_SINGLE_BLOCK 17 |
| 71 | #define MMC_CMD_READ_MULTIPLE_BLOCK 18 |
Pierre Aubert | 343cd9f | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 72 | #define MMC_CMD_SET_BLOCK_COUNT 23 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 73 | #define MMC_CMD_WRITE_SINGLE_BLOCK 24 |
| 74 | #define MMC_CMD_WRITE_MULTIPLE_BLOCK 25 |
Lei Wen | ea52676 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 75 | #define MMC_CMD_ERASE_GROUP_START 35 |
| 76 | #define MMC_CMD_ERASE_GROUP_END 36 |
| 77 | #define MMC_CMD_ERASE 38 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 78 | #define MMC_CMD_APP_CMD 55 |
Thomas Chou | 1254c3d | 2010-12-24 13:12:21 +0000 | [diff] [blame] | 79 | #define MMC_CMD_SPI_READ_OCR 58 |
| 80 | #define MMC_CMD_SPI_CRC_ON_OFF 59 |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 81 | #define MMC_CMD_RES_MAN 62 |
| 82 | |
| 83 | #define MMC_CMD62_ARG1 0xefac62ec |
| 84 | #define MMC_CMD62_ARG2 0xcbaea7 |
| 85 | |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 86 | |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 87 | #define SD_CMD_SEND_RELATIVE_ADDR 3 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 88 | #define SD_CMD_SWITCH_FUNC 6 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 89 | #define SD_CMD_SEND_IF_COND 8 |
| 90 | |
| 91 | #define SD_CMD_APP_SET_BUS_WIDTH 6 |
Lei Wen | ea52676 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 92 | #define SD_CMD_ERASE_WR_BLK_START 32 |
| 93 | #define SD_CMD_ERASE_WR_BLK_END 33 |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 94 | #define SD_CMD_APP_SEND_OP_COND 41 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 95 | #define SD_CMD_APP_SEND_SCR 51 |
| 96 | |
| 97 | /* SCR definitions in different words */ |
| 98 | #define SD_HIGHSPEED_BUSY 0x00020000 |
| 99 | #define SD_HIGHSPEED_SUPPORTED 0x00020000 |
| 100 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 101 | #define OCR_BUSY 0x80000000 |
| 102 | #define OCR_HCS 0x40000000 |
Raffaele Recalcati | 1df837e | 2011-03-11 02:01:13 +0000 | [diff] [blame] | 103 | #define OCR_VOLTAGE_MASK 0x007FFF80 |
| 104 | #define OCR_ACCESS_MODE 0x60000000 |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 105 | |
Lei Wen | ea52676 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 106 | #define SECURE_ERASE 0x80000000 |
| 107 | |
Raffaele Recalcati | 01a0dc6 | 2011-03-11 02:01:12 +0000 | [diff] [blame] | 108 | #define MMC_STATUS_MASK (~0x0206BF7F) |
Andrew Gabbasov | e80682f | 2014-04-03 04:34:32 -0500 | [diff] [blame] | 109 | #define MMC_STATUS_SWITCH_ERROR (1 << 7) |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 110 | #define MMC_STATUS_RDY_FOR_DATA (1 << 8) |
| 111 | #define MMC_STATUS_CURR_STATE (0xf << 9) |
Thomas Chou | 4538500 | 2011-04-19 03:48:32 +0000 | [diff] [blame] | 112 | #define MMC_STATUS_ERROR (1 << 19) |
Raffaele Recalcati | 01a0dc6 | 2011-03-11 02:01:12 +0000 | [diff] [blame] | 113 | |
Jan Kloetzke | 3178932 | 2012-02-05 22:29:12 +0000 | [diff] [blame] | 114 | #define MMC_STATE_PRG (7 << 9) |
| 115 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 116 | #define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */ |
| 117 | #define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */ |
| 118 | #define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */ |
| 119 | #define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */ |
| 120 | #define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */ |
| 121 | #define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */ |
| 122 | #define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */ |
| 123 | #define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */ |
| 124 | #define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */ |
| 125 | #define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */ |
| 126 | #define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */ |
| 127 | #define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */ |
| 128 | #define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */ |
| 129 | #define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */ |
| 130 | #define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */ |
| 131 | #define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */ |
| 132 | #define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */ |
| 133 | |
| 134 | #define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */ |
| 135 | #define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte |
| 136 | addressed by index which are |
| 137 | 1 in value field */ |
| 138 | #define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte |
| 139 | addressed by index, which are |
| 140 | 1 in value field */ |
| 141 | #define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */ |
| 142 | |
| 143 | #define SD_SWITCH_CHECK 0 |
| 144 | #define SD_SWITCH_SWITCH 1 |
| 145 | |
| 146 | /* |
| 147 | * EXT_CSD fields |
| 148 | */ |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 149 | #define EXT_CSD_GP_SIZE_MULT 143 /* R/W */ |
Oliver Metz | b3f1409 | 2013-10-01 20:32:07 +0200 | [diff] [blame] | 150 | #define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */ |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 151 | #define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */ |
Tom Rini | 35a3ea1 | 2014-02-07 14:15:20 -0500 | [diff] [blame] | 152 | #define EXT_CSD_RST_N_FUNCTION 162 /* R/W */ |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 153 | #define EXT_CSD_RPMB_MULT 168 /* RO */ |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 154 | #define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */ |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 155 | #define EXT_CSD_BOOT_BUS_WIDTH 177 |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 156 | #define EXT_CSD_PART_CONF 179 /* R/W */ |
| 157 | #define EXT_CSD_BUS_WIDTH 183 /* R/W */ |
| 158 | #define EXT_CSD_HS_TIMING 185 /* R/W */ |
| 159 | #define EXT_CSD_REV 192 /* RO */ |
| 160 | #define EXT_CSD_CARD_TYPE 196 /* RO */ |
| 161 | #define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */ |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 162 | #define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */ |
Lei Wen | 217467f | 2011-10-03 20:35:10 +0000 | [diff] [blame] | 163 | #define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */ |
Stephen Warren | 009784c | 2012-07-30 10:55:43 +0000 | [diff] [blame] | 164 | #define EXT_CSD_BOOT_MULT 226 /* RO */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 165 | |
| 166 | /* |
| 167 | * EXT_CSD field definitions |
| 168 | */ |
| 169 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 170 | #define EXT_CSD_CMD_SET_NORMAL (1 << 0) |
| 171 | #define EXT_CSD_CMD_SET_SECURE (1 << 1) |
| 172 | #define EXT_CSD_CMD_SET_CPSECURE (1 << 2) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 173 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 174 | #define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */ |
| 175 | #define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */ |
Jaehoon Chung | 38ce30b | 2014-05-16 13:59:54 +0900 | [diff] [blame] | 176 | #define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2) |
| 177 | #define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3) |
| 178 | #define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \ |
| 179 | | EXT_CSD_CARD_TYPE_DDR_1_2V) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 180 | |
| 181 | #define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */ |
| 182 | #define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */ |
| 183 | #define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */ |
Jaehoon Chung | 38ce30b | 2014-05-16 13:59:54 +0900 | [diff] [blame] | 184 | #define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */ |
| 185 | #define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */ |
Haavard Skinnemoen | 31e5ad0 | 2008-05-22 11:09:59 +0200 | [diff] [blame] | 186 | |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 187 | #define EXT_CSD_BOOT_ACK_ENABLE (1 << 6) |
| 188 | #define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3) |
| 189 | #define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0) |
| 190 | #define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0) |
| 191 | |
| 192 | #define EXT_CSD_BOOT_ACK(x) (x << 6) |
| 193 | #define EXT_CSD_BOOT_PART_NUM(x) (x << 3) |
| 194 | #define EXT_CSD_PARTITION_ACCESS(x) (x << 0) |
| 195 | |
Tom Rini | 4cf854c | 2014-02-05 10:24:22 -0500 | [diff] [blame] | 196 | #define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3) |
| 197 | #define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2) |
| 198 | #define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x) |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 199 | |
Andy Fleming | 724ecf0 | 2008-10-30 16:31:39 -0500 | [diff] [blame] | 200 | #define R1_ILLEGAL_COMMAND (1 << 22) |
| 201 | #define R1_APP_CMD (1 << 5) |
| 202 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 203 | #define MMC_RSP_PRESENT (1 << 0) |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 204 | #define MMC_RSP_136 (1 << 1) /* 136 bit response */ |
| 205 | #define MMC_RSP_CRC (1 << 2) /* expect valid crc */ |
| 206 | #define MMC_RSP_BUSY (1 << 3) /* card may send busy */ |
| 207 | #define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 208 | |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 209 | #define MMC_RSP_NONE (0) |
| 210 | #define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 211 | #define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \ |
| 212 | MMC_RSP_BUSY) |
Thomas Chou | 225d4c0 | 2011-04-19 03:48:31 +0000 | [diff] [blame] | 213 | #define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC) |
| 214 | #define MMC_RSP_R3 (MMC_RSP_PRESENT) |
| 215 | #define MMC_RSP_R4 (MMC_RSP_PRESENT) |
| 216 | #define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
| 217 | #define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
| 218 | #define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE) |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 219 | |
Lei Wen | 31b9980 | 2011-05-02 16:26:26 +0000 | [diff] [blame] | 220 | #define MMCPART_NOAVAILABLE (0xff) |
| 221 | #define PART_ACCESS_MASK (0x7) |
| 222 | #define PART_SUPPORT (0x1) |
Oliver Metz | b3f1409 | 2013-10-01 20:32:07 +0200 | [diff] [blame] | 223 | #define PART_ENH_ATTRIB (0x1f) |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 224 | |
Simon Glass | a09c2b7 | 2013-04-03 08:54:30 +0000 | [diff] [blame] | 225 | /* Maximum block size for MMC */ |
| 226 | #define MMC_MAX_BLOCK_LEN 512 |
| 227 | |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 228 | /* The number of MMC physical partitions. These consist of: |
| 229 | * boot partitions (2), general purpose partitions (4) in MMC v4.4. |
| 230 | */ |
| 231 | #define MMC_NUM_BOOT_PARTITION 2 |
Pierre Aubert | 343cd9f | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 232 | #define MMC_PART_RPMB 3 /* RPMB partition number */ |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 233 | |
Andy Fleming | 724ecf0 | 2008-10-30 16:31:39 -0500 | [diff] [blame] | 234 | struct mmc_cid { |
| 235 | unsigned long psn; |
| 236 | unsigned short oid; |
| 237 | unsigned char mid; |
| 238 | unsigned char prv; |
| 239 | unsigned char mdt; |
| 240 | char pnm[7]; |
| 241 | }; |
| 242 | |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 243 | struct mmc_cmd { |
| 244 | ushort cmdidx; |
| 245 | uint resp_type; |
| 246 | uint cmdarg; |
Rabin Vincent | bdf7a68 | 2009-04-05 13:30:55 +0530 | [diff] [blame] | 247 | uint response[4]; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 248 | }; |
| 249 | |
| 250 | struct mmc_data { |
| 251 | union { |
| 252 | char *dest; |
| 253 | const char *src; /* src buffers don't get written to */ |
| 254 | }; |
| 255 | uint flags; |
| 256 | uint blocks; |
| 257 | uint blocksize; |
| 258 | }; |
| 259 | |
Pantelis Antoniou | c9e7591 | 2014-02-26 19:28:45 +0200 | [diff] [blame] | 260 | /* forward decl. */ |
| 261 | struct mmc; |
| 262 | |
| 263 | struct mmc_ops { |
| 264 | int (*send_cmd)(struct mmc *mmc, |
| 265 | struct mmc_cmd *cmd, struct mmc_data *data); |
| 266 | void (*set_ios)(struct mmc *mmc); |
| 267 | int (*init)(struct mmc *mmc); |
| 268 | int (*getcd)(struct mmc *mmc); |
| 269 | int (*getwp)(struct mmc *mmc); |
| 270 | }; |
| 271 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 272 | struct mmc_config { |
| 273 | const char *name; |
| 274 | const struct mmc_ops *ops; |
| 275 | uint host_caps; |
| 276 | uint voltages; |
| 277 | uint f_min; |
| 278 | uint f_max; |
| 279 | uint b_max; |
| 280 | unsigned char part_type; |
| 281 | }; |
| 282 | |
| 283 | /* TODO struct mmc should be in mmc_private but it's hard to fix right now */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 284 | struct mmc { |
| 285 | struct list_head link; |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 286 | const struct mmc_config *cfg; /* provided configuration */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 287 | uint version; |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 288 | void *priv; |
Lei Wen | 31b9980 | 2011-05-02 16:26:26 +0000 | [diff] [blame] | 289 | uint has_init; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 290 | int high_capacity; |
| 291 | uint bus_width; |
| 292 | uint clock; |
| 293 | uint card_caps; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 294 | uint ocr; |
Markus Niebel | 0395141 | 2013-12-16 13:40:46 +0100 | [diff] [blame] | 295 | uint dsr; |
| 296 | uint dsr_imp; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 297 | uint scr[2]; |
| 298 | uint csd[4]; |
Rabin Vincent | bdf7a68 | 2009-04-05 13:30:55 +0530 | [diff] [blame] | 299 | uint cid[4]; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 300 | ushort rca; |
Lei Wen | 31b9980 | 2011-05-02 16:26:26 +0000 | [diff] [blame] | 301 | char part_config; |
| 302 | char part_num; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 303 | uint tran_speed; |
| 304 | uint read_bl_len; |
| 305 | uint write_bl_len; |
Lei Wen | ea52676 | 2011-06-22 17:03:31 +0000 | [diff] [blame] | 306 | uint erase_grp_size; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 307 | u64 capacity; |
Stephen Warren | e315ae8 | 2013-06-11 15:14:01 -0600 | [diff] [blame] | 308 | u64 capacity_user; |
| 309 | u64 capacity_boot; |
| 310 | u64 capacity_rpmb; |
| 311 | u64 capacity_gp[4]; |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 312 | block_dev_desc_t block_dev; |
Che-Liang Chiou | 4a2c7d7 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 313 | char op_cond_pending; /* 1 if we are waiting on an op_cond command */ |
| 314 | char init_in_progress; /* 1 if we have done mmc_start_init() */ |
| 315 | char preinit; /* start init as early as possible */ |
| 316 | uint op_cond_response; /* the response byte from the last op_cond */ |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 317 | }; |
| 318 | |
| 319 | int mmc_register(struct mmc *mmc); |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 320 | struct mmc *mmc_create(const struct mmc_config *cfg, void *priv); |
| 321 | void mmc_destroy(struct mmc *mmc); |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 322 | int mmc_initialize(bd_t *bis); |
| 323 | int mmc_init(struct mmc *mmc); |
| 324 | int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size); |
Jerry Huang | 0caea1a | 2010-11-25 17:06:07 +0000 | [diff] [blame] | 325 | void mmc_set_clock(struct mmc *mmc, uint clock); |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 326 | struct mmc *find_mmc_device(int dev_num); |
Steve Sakoman | e454830 | 2010-07-01 12:12:42 -0700 | [diff] [blame] | 327 | int mmc_set_dev(int dev_num); |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 328 | void print_mmc_devices(char separator); |
Lei Wen | d430d7c | 2011-05-02 16:26:25 +0000 | [diff] [blame] | 329 | int get_mmc_num(void); |
Lei Wen | 31b9980 | 2011-05-02 16:26:26 +0000 | [diff] [blame] | 330 | int mmc_switch_part(int dev_num, unsigned int part_num); |
Thierry Reding | b9c8b77 | 2012-01-02 01:15:37 +0000 | [diff] [blame] | 331 | int mmc_getcd(struct mmc *mmc); |
Jeroen Hofstee | aedeeaa | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 332 | int board_mmc_getcd(struct mmc *mmc); |
Nikita Kiryanov | 020f261 | 2012-12-03 02:19:46 +0000 | [diff] [blame] | 333 | int mmc_getwp(struct mmc *mmc); |
Jeroen Hofstee | aedeeaa | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 334 | int board_mmc_getwp(struct mmc *mmc); |
Markus Niebel | 0395141 | 2013-12-16 13:40:46 +0100 | [diff] [blame] | 335 | int mmc_set_dsr(struct mmc *mmc, u16 val); |
Amar | 1104e9b | 2013-04-27 11:42:58 +0530 | [diff] [blame] | 336 | /* Function to change the size of boot partition and rpmb partitions */ |
| 337 | int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize, |
| 338 | unsigned long rpmbsize); |
Tom Rini | f8c6f79 | 2014-02-05 10:24:21 -0500 | [diff] [blame] | 339 | /* Function to modify the PARTITION_CONFIG field of EXT_CSD */ |
| 340 | int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access); |
Tom Rini | 4cf854c | 2014-02-05 10:24:22 -0500 | [diff] [blame] | 341 | /* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */ |
| 342 | int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode); |
Tom Rini | 35a3ea1 | 2014-02-07 14:15:20 -0500 | [diff] [blame] | 343 | /* Function to modify the RST_n_FUNCTION field of EXT_CSD */ |
| 344 | int mmc_set_rst_n_function(struct mmc *mmc, u8 enable); |
Pierre Aubert | 343cd9f | 2014-04-24 10:30:06 +0200 | [diff] [blame] | 345 | /* Functions to read / write the RPMB partition */ |
| 346 | int mmc_rpmb_set_key(struct mmc *mmc, void *key); |
| 347 | int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter); |
| 348 | int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk, |
| 349 | unsigned short cnt, unsigned char *key); |
| 350 | int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk, |
| 351 | unsigned short cnt, unsigned char *key); |
Che-Liang Chiou | 4a2c7d7 | 2012-11-28 15:21:13 +0000 | [diff] [blame] | 352 | /** |
| 353 | * Start device initialization and return immediately; it does not block on |
| 354 | * polling OCR (operation condition register) status. Then you should call |
| 355 | * mmc_init, which would block on polling OCR status and complete the device |
| 356 | * initializatin. |
| 357 | * |
| 358 | * @param mmc Pointer to a MMC device struct |
| 359 | * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error. |
| 360 | */ |
| 361 | int mmc_start_init(struct mmc *mmc); |
| 362 | |
| 363 | /** |
| 364 | * Set preinit flag of mmc device. |
| 365 | * |
| 366 | * This will cause the device to be pre-inited during mmc_initialize(), |
| 367 | * which may save boot time if the device is not accessed until later. |
| 368 | * Some eMMC devices take 200-300ms to init, but unfortunately they |
| 369 | * must be sent a series of commands to even get them to start preparing |
| 370 | * for operation. |
| 371 | * |
| 372 | * @param mmc Pointer to a MMC device struct |
| 373 | * @param preinit preinit flag value |
| 374 | */ |
| 375 | void mmc_set_preinit(struct mmc *mmc, int preinit); |
| 376 | |
Reinhard Meyer | c718a56 | 2010-08-13 10:31:06 +0200 | [diff] [blame] | 377 | #ifdef CONFIG_GENERIC_MMC |
Paul Burton | d451955 | 2013-09-04 16:12:26 +0100 | [diff] [blame] | 378 | #ifdef CONFIG_MMC_SPI |
Tom Rini | 23bcc9b | 2014-03-28 16:55:29 -0400 | [diff] [blame] | 379 | #define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI) |
Paul Burton | d451955 | 2013-09-04 16:12:26 +0100 | [diff] [blame] | 380 | #else |
| 381 | #define mmc_host_is_spi(mmc) 0 |
| 382 | #endif |
Thomas Chou | 1254c3d | 2010-12-24 13:12:21 +0000 | [diff] [blame] | 383 | struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode); |
Reinhard Meyer | c718a56 | 2010-08-13 10:31:06 +0200 | [diff] [blame] | 384 | #else |
Andy Fleming | ad347bb | 2008-10-30 16:41:01 -0500 | [diff] [blame] | 385 | int mmc_legacy_init(int verbose); |
| 386 | #endif |
Reinhard Meyer | c718a56 | 2010-08-13 10:31:06 +0200 | [diff] [blame] | 387 | |
Paul Kocialkowski | 2439fe9 | 2014-11-08 20:55:45 +0100 | [diff] [blame] | 388 | void board_mmc_power_init(void); |
Fabio Estevam | 72fed48 | 2014-02-15 14:51:59 -0200 | [diff] [blame] | 389 | int board_mmc_init(bd_t *bis); |
Jeroen Hofstee | aedeeaa | 2014-07-12 21:24:08 +0200 | [diff] [blame] | 390 | int cpu_mmc_init(bd_t *bis); |
Jeroen Hofstee | d491ad0 | 2014-10-08 22:58:05 +0200 | [diff] [blame] | 391 | int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr); |
Fabio Estevam | 72fed48 | 2014-02-15 14:51:59 -0200 | [diff] [blame] | 392 | |
Pantelis Antoniou | 2c85046 | 2014-03-11 19:34:20 +0200 | [diff] [blame] | 393 | /* Set block count limit because of 16 bit register limit on some hardware*/ |
| 394 | #ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT |
| 395 | #define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535 |
| 396 | #endif |
| 397 | |
wdenk | 7a428cc | 2003-06-15 22:40:42 +0000 | [diff] [blame] | 398 | #endif /* _MMC_H_ */ |