blob: 6876134a00cb6187b840357a20a641fb7c9d53a2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05302/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05308 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Lad, Prabhakarc618b612012-06-24 21:35:23 +000016/* check if direct NOR boot config is used */
17#ifndef CONFIG_DIRECT_NOR_BOOT
Stefano Babicfc850ab2010-11-11 15:38:02 +010018#define CONFIG_USE_SPIFLASH
Lad, Prabhakarc618b612012-06-24 21:35:23 +000019#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053020
21/*
22 * SoC Configuration
23 */
Christian Riesch48c2d6d2012-02-02 00:44:39 +000024#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053025#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
26#define CONFIG_SYS_OSCIN_FREQ 24000000
27#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
28#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Adam Ford482a2a62019-08-01 08:47:55 -050029#define CONFIG_SKIP_LOWLEVEL_INIT_ONLY
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053030
Lad, Prabhakarc618b612012-06-24 21:35:23 +000031#ifdef CONFIG_DIRECT_NOR_BOOT
Lad, Prabhakarc618b612012-06-24 21:35:23 +000032#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
Lad, Prabhakarc618b612012-06-24 21:35:23 +000033#endif
34
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053035/*
36 * Memory Info
37 */
38#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053039#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
40#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner7618f612010-08-23 09:08:15 -040041#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Adam Ford1264bdf2019-02-25 21:53:46 -060042#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
43#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053044/* memtest start addr */
45#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
46
47/* memtest will be run on 16MB */
48#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
49
Christian Riesch63e341b2011-12-09 09:47:37 +000050#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
51 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
52 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
53 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
54 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
55 DAVINCI_SYSCFG_SUSPSRC_I2C)
56
57/*
58 * PLL configuration
59 */
Christian Riesch63e341b2011-12-09 09:47:37 +000060
61#define CONFIG_SYS_DA850_PLL0_PLLM 24
62#define CONFIG_SYS_DA850_PLL1_PLLM 21
63
64/*
65 * DDR2 memory configuration
66 */
67#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
68 DV_DDR_PHY_EXT_STRBEN | \
69 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
70
71#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
72 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
73 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
74 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
75 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
76 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
77 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
78 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
79
80/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
81#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
82
83#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
84 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
85 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
86 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
87 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
88 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
89 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
90 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
91 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
92
93#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
94 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
95 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
96 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
97 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
98 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
99 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
100 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
101
102#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
103#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
104
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530105/*
106 * Serial Driver info
107 */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530108#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530109
Stefano Babicfc850ab2010-11-11 15:38:02 +0100110#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Stefano Babicfc850ab2010-11-11 15:38:02 +0100111
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000112#ifdef CONFIG_USE_SPIFLASH
Peter Howardb521c262014-12-17 12:14:36 +1100113#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000114#endif
115
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530116/*
117 * I2C Configuration
118 */
Adam Ford66017122017-09-17 20:43:48 -0500119#ifndef CONFIG_SPL_BUILD
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500120#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Adam Ford66017122017-09-17 20:43:48 -0500121#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530122
123/*
Ben Gardiner314305c2010-10-14 17:26:25 -0400124 * Flash & Environment
125 */
Adam Fordfc3ad5b2018-07-10 06:47:33 -0500126#ifdef CONFIG_NAND
Adam Ford1dec3bd2018-08-15 13:22:03 -0500127#ifdef CONFIG_ENV_IS_IN_NAND
Ben Gardiner314305c2010-10-14 17:26:25 -0400128#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
129#define CONFIG_ENV_SIZE (128 << 10)
Adam Ford1dec3bd2018-08-15 13:22:03 -0500130#define CONFIG_ENV_SECT_SIZE (128 << 10)
131#endif
Ben Gardiner314305c2010-10-14 17:26:25 -0400132#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
133#define CONFIG_SYS_NAND_PAGE_2K
134#define CONFIG_SYS_NAND_CS 3
135#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benardf7dafcf2013-04-22 05:55:00 +0000136#define CONFIG_SYS_NAND_MASK_CLE 0x10
137#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner314305c2010-10-14 17:26:25 -0400138#undef CONFIG_SYS_NAND_HW_ECC
139#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000140#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
141#define CONFIG_SYS_NAND_5_ADDR_CYCLE
142#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
143#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Adam Ford1dec3bd2018-08-15 13:22:03 -0500144#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x40000
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000145#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
146#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
147#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
148 CONFIG_SYS_NAND_U_BOOT_SIZE - \
149 CONFIG_SYS_MALLOC_LEN - \
150 GENERATED_GBL_DATA_SIZE)
151#define CONFIG_SYS_NAND_ECCPOS { \
152 24, 25, 26, 27, 28, \
153 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
154 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
155 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
156 59, 60, 61, 62, 63 }
157#define CONFIG_SYS_NAND_PAGE_COUNT 64
158#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
159#define CONFIG_SYS_NAND_ECCSIZE 512
160#define CONFIG_SYS_NAND_ECCBYTES 10
161#define CONFIG_SYS_NAND_OOBSIZE 64
Scott Woodc352a0c2012-09-20 19:09:07 -0500162#define CONFIG_SPL_NAND_BASE
163#define CONFIG_SPL_NAND_DRIVERS
164#define CONFIG_SPL_NAND_ECC
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000165#define CONFIG_SPL_NAND_LOAD
Bartosz Golaszewskif82db922019-07-29 08:58:05 +0200166
167#ifndef CONFIG_SPL_BUILD
168#define CONFIG_SYS_NAND_SELF_INIT
169#endif
Ben Gardiner314305c2010-10-14 17:26:25 -0400170#endif
171
172/*
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400173 * Network & Ethernet Configuration
174 */
175#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400176#define CONFIG_BOOTP_DNS2
177#define CONFIG_BOOTP_SEND_HOSTNAME
178#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400179#endif
180
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400181#ifdef CONFIG_USE_NOR
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400182#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
183#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
Adam Ford9c404d92019-08-02 07:03:39 -0500184#define CONFIG_ENV_OFFSET (SZ_1M)
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400185#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
186#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
187#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
188#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
189 + 3)
190#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
191#endif
192
Frieder Schrempfd7be62c2019-10-23 07:41:20 +0000193#if defined(CONFIG_USE_SPIFLASH) && defined(CONFIG_ENV_IS_IN_SPI_FLASH)
Stefano Babicfc850ab2010-11-11 15:38:02 +0100194#define CONFIG_ENV_SIZE (64 << 10)
Peter Howardb521c262014-12-17 12:14:36 +1100195#define CONFIG_ENV_OFFSET (512 << 10)
Adam Ford1dec3bd2018-08-15 13:22:03 -0500196#define CONFIG_ENV_SECT_SIZE (64 << 10)
197#endif
Stefano Babicfc850ab2010-11-11 15:38:02 +0100198
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400199/*
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530200 * U-Boot general configuration
201 */
202#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530203#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530204#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
205#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530206
207/*
208 * Linux Information
209 */
Ben Gardiner14c2f7e2010-10-14 17:26:32 -0400210#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400211#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530212#define CONFIG_CMDLINE_TAG
Sekhar Nori6e112202010-11-19 11:39:48 -0500213#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530214#define CONFIG_SETUP_MEMORY_TAGS
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500215
216#define CONFIG_BOOTCOMMAND \
217 "run envboot; " \
218 "run mmcboot; "
219
220#define DEFAULT_LINUX_BOOT_ENV \
221 "loadaddr=0xc0700000\0" \
222 "fdtaddr=0xc0600000\0" \
223 "scriptaddr=0xc0600000\0"
224
225#include <environment/ti/mmc.h>
226
227#define CONFIG_EXTRA_ENV_SETTINGS \
228 DEFAULT_LINUX_BOOT_ENV \
229 DEFAULT_MMC_TI_ARGS \
230 "bootpart=0:2\0" \
231 "bootdir=/boot\0" \
232 "bootfile=zImage\0" \
233 "fdtfile=da850-evm.dtb\0" \
234 "boot_fdt=yes\0" \
235 "boot_fit=0\0" \
236 "console=ttyS2,115200n8\0" \
237 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530238
Hadli, Manjunath0dfccbe2012-02-06 00:30:44 +0000239#ifdef CONFIG_CMD_BDI
240#define CONFIG_CLOCKS
241#endif
242
Adam Fordfc3ad5b2018-07-10 06:47:33 -0500243#if !defined(CONFIG_NAND) && \
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530244 !defined(CONFIG_USE_NOR) && \
245 !defined(CONFIG_USE_SPIFLASH)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530246#define CONFIG_ENV_SIZE (16 << 10)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530247#endif
248
Adam Ford8576dce2019-04-30 05:21:42 -0500249/* USB Configs */
Adam Ford8576dce2019-04-30 05:21:42 -0500250#define CONFIG_USB_OHCI_NEW
Adam Ford8576dce2019-04-30 05:21:42 -0500251#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Adam Ford8576dce2019-04-30 05:21:42 -0500252
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000253#ifndef CONFIG_DIRECT_NOR_BOOT
Christian Riesch63e341b2011-12-09 09:47:37 +0000254/* defines for SPL */
Tom Rini12938582012-08-14 12:27:13 -0700255#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
256 CONFIG_SYS_MALLOC_LEN)
257#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Christian Riesch63e341b2011-12-09 09:47:37 +0000258#define CONFIG_SPL_STACK 0x8001ff00
Albert ARIBAUDa02e3cc2013-04-12 05:14:32 +0000259#define CONFIG_SPL_MAX_FOOTPRINT 32768
Christian Riesch40aad402014-05-07 10:16:28 +0200260#define CONFIG_SPL_PAD_TO 32768
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000261#endif
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000262
263/* Load U-Boot Image From MMC */
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000264
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200265/* additions for new relocation code, must added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200266#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000267
268#ifdef CONFIG_DIRECT_NOR_BOOT
269#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
270#else
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200271#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200272 GENERATED_GBL_DATA_SIZE)
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000273#endif /* CONFIG_DIRECT_NOR_BOOT */
Simon Glassce3574f2017-05-17 08:23:09 -0600274
275#include <asm/arch/hardware.h>
276
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530277#endif /* __CONFIG_H */