blob: ff536131ba53f35247cc67362be329cbf4a1acad [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05302/*
3 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Based on davinci_dvevm.h. Original Copyrights follow:
6 *
7 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +05308 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * Board
15 */
Lad, Prabhakarc618b612012-06-24 21:35:23 +000016/* check if direct NOR boot config is used */
17#ifndef CONFIG_DIRECT_NOR_BOOT
Stefano Babicfc850ab2010-11-11 15:38:02 +010018#define CONFIG_USE_SPIFLASH
Lad, Prabhakarc618b612012-06-24 21:35:23 +000019#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053020
21/*
22 * SoC Configuration
23 */
Christian Riesch48c2d6d2012-02-02 00:44:39 +000024#define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053025#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
26#define CONFIG_SYS_OSCIN_FREQ 24000000
27#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
28#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
Adam Ford1dec3bd2018-08-15 13:22:03 -050029#define CONFIG_SKIP_LOWLEVEL_INIT
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053030
Lad, Prabhakarc618b612012-06-24 21:35:23 +000031#ifdef CONFIG_DIRECT_NOR_BOOT
32#define CONFIG_ARCH_CPU_INIT
Lad, Prabhakarc618b612012-06-24 21:35:23 +000033#define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
Lad, Prabhakarc618b612012-06-24 21:35:23 +000034#endif
35
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053036/*
37 * Memory Info
38 */
39#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053040#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
41#define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
Ben Gardiner7618f612010-08-23 09:08:15 -040042#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
Adam Ford1264bdf2019-02-25 21:53:46 -060043#define CONFIG_SPL_BSS_START_ADDR DAVINCI_DDR_EMIF_DATA_BASE
44#define CONFIG_SPL_BSS_MAX_SIZE 0x1080000
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +053045/* memtest start addr */
46#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
47
48/* memtest will be run on 16MB */
49#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
50
Christian Riesch63e341b2011-12-09 09:47:37 +000051#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
52 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
53 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
54 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
55 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
56 DAVINCI_SYSCFG_SUSPSRC_I2C)
57
58/*
59 * PLL configuration
60 */
Christian Riesch63e341b2011-12-09 09:47:37 +000061
62#define CONFIG_SYS_DA850_PLL0_PLLM 24
63#define CONFIG_SYS_DA850_PLL1_PLLM 21
64
65/*
66 * DDR2 memory configuration
67 */
68#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
69 DV_DDR_PHY_EXT_STRBEN | \
70 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
71
72#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
73 (1 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
74 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
75 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
76 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
77 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
78 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
79 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
80
81/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
82#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
83
84#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
85 (14 << DV_DDR_SDTMR1_RFC_SHIFT) | \
86 (2 << DV_DDR_SDTMR1_RP_SHIFT) | \
87 (2 << DV_DDR_SDTMR1_RCD_SHIFT) | \
88 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
89 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
90 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
91 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
92 (0 << DV_DDR_SDTMR1_WTR_SHIFT))
93
94#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
95 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
96 (0 << DV_DDR_SDTMR2_XP_SHIFT) | \
97 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
98 (17 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
99 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
100 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
101 (0 << DV_DDR_SDTMR2_CKE_SHIFT))
102
103#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000494
104#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
105
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530106/*
107 * Serial Driver info
108 */
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500109
Adam Ford4a60fef2018-09-19 16:06:49 -0500110#if !CONFIG_IS_ENABLED(DM_SERIAL)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530111#define CONFIG_SYS_NS16550_SERIAL
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530112#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500113#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530114#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530115
Stefano Babicfc850ab2010-11-11 15:38:02 +0100116#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500117#ifdef CONFIG_SPL_BUILD
118#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500119#endif
Stefano Babicfc850ab2010-11-11 15:38:02 +0100120
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000121#ifdef CONFIG_USE_SPIFLASH
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000122#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
Peter Howardb521c262014-12-17 12:14:36 +1100123#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x40000
Lad, Prabhakara52e2602012-06-24 21:35:19 +0000124#endif
125
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530126/*
127 * I2C Configuration
128 */
Adam Ford66017122017-09-17 20:43:48 -0500129#ifndef CONFIG_SPL_BUILD
Sudhakar Rajashekhara5851e122010-11-18 09:59:37 -0500130#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
Adam Ford66017122017-09-17 20:43:48 -0500131#endif
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530132
133/*
Ben Gardiner314305c2010-10-14 17:26:25 -0400134 * Flash & Environment
135 */
Adam Fordfc3ad5b2018-07-10 06:47:33 -0500136#ifdef CONFIG_NAND
Adam Ford1dec3bd2018-08-15 13:22:03 -0500137#ifdef CONFIG_ENV_IS_IN_NAND
Ben Gardiner314305c2010-10-14 17:26:25 -0400138#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
139#define CONFIG_ENV_SIZE (128 << 10)
Adam Ford1dec3bd2018-08-15 13:22:03 -0500140#define CONFIG_ENV_SECT_SIZE (128 << 10)
141#endif
Ben Gardiner314305c2010-10-14 17:26:25 -0400142#define CONFIG_SYS_NAND_USE_FLASH_BBT
143#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
144#define CONFIG_SYS_NAND_PAGE_2K
145#define CONFIG_SYS_NAND_CS 3
146#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Eric Benardf7dafcf2013-04-22 05:55:00 +0000147#define CONFIG_SYS_NAND_MASK_CLE 0x10
148#define CONFIG_SYS_NAND_MASK_ALE 0x8
Ben Gardiner314305c2010-10-14 17:26:25 -0400149#undef CONFIG_SYS_NAND_HW_ECC
150#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000151#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
152#define CONFIG_SYS_NAND_5_ADDR_CYCLE
153#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
154#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Adam Ford1dec3bd2018-08-15 13:22:03 -0500155#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x40000
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000156#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
157#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
158#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
159 CONFIG_SYS_NAND_U_BOOT_SIZE - \
160 CONFIG_SYS_MALLOC_LEN - \
161 GENERATED_GBL_DATA_SIZE)
162#define CONFIG_SYS_NAND_ECCPOS { \
163 24, 25, 26, 27, 28, \
164 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
165 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
166 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
167 59, 60, 61, 62, 63 }
168#define CONFIG_SYS_NAND_PAGE_COUNT 64
169#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
170#define CONFIG_SYS_NAND_ECCSIZE 512
171#define CONFIG_SYS_NAND_ECCBYTES 10
172#define CONFIG_SYS_NAND_OOBSIZE 64
Scott Woodc352a0c2012-09-20 19:09:07 -0500173#define CONFIG_SPL_NAND_BASE
174#define CONFIG_SPL_NAND_DRIVERS
175#define CONFIG_SPL_NAND_ECC
Lad, Prabhakaref160a32012-06-24 21:35:22 +0000176#define CONFIG_SPL_NAND_LOAD
Bartosz Golaszewskif82db922019-07-29 08:58:05 +0200177
178#ifndef CONFIG_SPL_BUILD
179#define CONFIG_SYS_NAND_SELF_INIT
180#endif
Ben Gardiner314305c2010-10-14 17:26:25 -0400181#endif
182
183/*
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400184 * Network & Ethernet Configuration
185 */
186#ifdef CONFIG_DRIVER_TI_EMAC
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400187#define CONFIG_BOOTP_DNS2
188#define CONFIG_BOOTP_SEND_HOSTNAME
189#define CONFIG_NET_RETRY_COUNT 10
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400190#endif
191
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400192#ifdef CONFIG_USE_NOR
Nagabhushana Netagunte87539bf2011-09-03 22:18:32 -0400193#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
194#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
195#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
196#define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
197#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
198#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
199#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
200 + 3)
201#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
202#endif
203
Stefano Babicfc850ab2010-11-11 15:38:02 +0100204#ifdef CONFIG_USE_SPIFLASH
Adam Ford1dec3bd2018-08-15 13:22:03 -0500205#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Stefano Babicfc850ab2010-11-11 15:38:02 +0100206#define CONFIG_ENV_SIZE (64 << 10)
Peter Howardb521c262014-12-17 12:14:36 +1100207#define CONFIG_ENV_OFFSET (512 << 10)
Adam Ford1dec3bd2018-08-15 13:22:03 -0500208#define CONFIG_ENV_SECT_SIZE (64 << 10)
209#endif
Adam Ford4c9c7232017-09-17 20:43:47 -0500210#ifdef CONFIG_SPL_BUILD
211#undef CONFIG_SPI_FLASH_MTD
212#endif
Stefano Babicfc850ab2010-11-11 15:38:02 +0100213#endif
214
Ben Gardiner4b9538a2010-10-14 17:26:29 -0400215/*
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530216 * U-Boot general configuration
217 */
218#define CONFIG_BOOTFILE "uImage" /* Boot file name */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530219#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530220#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
221#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530222#define CONFIG_MX_CYCLIC
223
224/*
225 * Linux Information
226 */
Ben Gardiner14c2f7e2010-10-14 17:26:32 -0400227#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
Nagabhushana Netagunte24d30962011-09-03 22:19:28 -0400228#define CONFIG_HWCONFIG /* enable hwconfig */
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530229#define CONFIG_CMDLINE_TAG
Sekhar Nori6e112202010-11-19 11:39:48 -0500230#define CONFIG_REVISION_TAG
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530231#define CONFIG_SETUP_MEMORY_TAGS
Adam Ford5ff6c0a2017-09-17 20:43:46 -0500232
233#define CONFIG_BOOTCOMMAND \
234 "run envboot; " \
235 "run mmcboot; "
236
237#define DEFAULT_LINUX_BOOT_ENV \
238 "loadaddr=0xc0700000\0" \
239 "fdtaddr=0xc0600000\0" \
240 "scriptaddr=0xc0600000\0"
241
242#include <environment/ti/mmc.h>
243
244#define CONFIG_EXTRA_ENV_SETTINGS \
245 DEFAULT_LINUX_BOOT_ENV \
246 DEFAULT_MMC_TI_ARGS \
247 "bootpart=0:2\0" \
248 "bootdir=/boot\0" \
249 "bootfile=zImage\0" \
250 "fdtfile=da850-evm.dtb\0" \
251 "boot_fdt=yes\0" \
252 "boot_fit=0\0" \
253 "console=ttyS2,115200n8\0" \
254 "hwconfig=dsp:wake=yes"
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530255
Hadli, Manjunath0dfccbe2012-02-06 00:30:44 +0000256#ifdef CONFIG_CMD_BDI
257#define CONFIG_CLOCKS
258#endif
259
Adam Fordfc3ad5b2018-07-10 06:47:33 -0500260#if !defined(CONFIG_NAND) && \
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530261 !defined(CONFIG_USE_NOR) && \
262 !defined(CONFIG_USE_SPIFLASH)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530263#define CONFIG_ENV_SIZE (16 << 10)
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530264#endif
265
Adam Ford8576dce2019-04-30 05:21:42 -0500266/* USB Configs */
Adam Ford8576dce2019-04-30 05:21:42 -0500267#define CONFIG_USB_OHCI_NEW
Adam Ford8576dce2019-04-30 05:21:42 -0500268#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Adam Ford8576dce2019-04-30 05:21:42 -0500269
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000270#ifndef CONFIG_DIRECT_NOR_BOOT
Christian Riesch63e341b2011-12-09 09:47:37 +0000271/* defines for SPL */
Tom Rini12938582012-08-14 12:27:13 -0700272#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
273 CONFIG_SYS_MALLOC_LEN)
274#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Christian Riesch63e341b2011-12-09 09:47:37 +0000275#define CONFIG_SPL_STACK 0x8001ff00
Albert ARIBAUDa02e3cc2013-04-12 05:14:32 +0000276#define CONFIG_SPL_MAX_FOOTPRINT 32768
Christian Riesch40aad402014-05-07 10:16:28 +0200277#define CONFIG_SPL_PAD_TO 32768
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000278#endif
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000279
280/* Load U-Boot Image From MMC */
Lad, Prabhakar8dc6df82012-06-24 21:35:20 +0000281
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200282/* additions for new relocation code, must added to all boards */
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200283#define CONFIG_SYS_SDRAM_BASE 0xc0000000
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000284
285#ifdef CONFIG_DIRECT_NOR_BOOT
286#define CONFIG_SYS_INIT_SP_ADDR 0x8001ff00
287#else
Heiko Schocher0e2412a2010-09-17 13:10:42 +0200288#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200289 GENERATED_GBL_DATA_SIZE)
Lad, Prabhakarc618b612012-06-24 21:35:23 +0000290#endif /* CONFIG_DIRECT_NOR_BOOT */
Simon Glassce3574f2017-05-17 08:23:09 -0600291
292#include <asm/arch/hardware.h>
293
Sudhakar Rajashekhara68921812010-06-10 15:18:15 +0530294#endif /* __CONFIG_H */