blob: 332c506dfef7dc214d7b56668bd5cb7e1009be89 [file] [log] [blame]
Tim Harvey552c3582014-03-06 07:46:30 -08001/*
2 * Copyright (C) 2013 Gateworks Corporation
3 *
4 * Author: Tim Harvey <tharvey@gateworks.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <common.h>
Tim Harvey552c3582014-03-06 07:46:30 -080010#include <asm/arch/clock.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070011#include <asm/arch/crm_regs.h>
Tim Harvey552c3582014-03-06 07:46:30 -080012#include <asm/arch/iomux.h>
13#include <asm/arch/mx6-pins.h>
Tim Harveyfb64cc72014-04-25 15:39:07 -070014#include <asm/arch/mxc_hdmi.h>
Tim Harvey552c3582014-03-06 07:46:30 -080015#include <asm/arch/sys_proto.h>
16#include <asm/gpio.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020017#include <asm/mach-imx/boot_mode.h>
18#include <asm/mach-imx/sata.h>
19#include <asm/mach-imx/spi.h>
20#include <asm/mach-imx/video.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070021#include <asm/io.h>
Simon Glassd9a766f2017-05-17 08:23:00 -060022#include <asm/setup.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070023#include <dm.h>
Tim Harvey67ed7922015-05-08 18:28:29 -070024#include <dm/platform_data/serial_mxc.h>
Alex Kiernan9c215492018-04-01 09:22:38 +000025#include <environment.h>
Tim Harvey8d2d8df2016-05-24 11:03:55 -070026#include <hwconfig.h>
Tim Harvey552c3582014-03-06 07:46:30 -080027#include <i2c.h>
Tim Harvey552c3582014-03-06 07:46:30 -080028#include <fdt_support.h>
29#include <fsl_esdhc.h>
Tim Harvey0cee2242015-05-08 18:28:35 -070030#include <jffs2/load_kernel.h>
31#include <linux/ctype.h>
Tim Harvey552c3582014-03-06 07:46:30 -080032#include <miiphy.h>
Tim Harvey552c3582014-03-06 07:46:30 -080033#include <mtd_node.h>
34#include <netdev.h>
Tim Harvey33791d52014-08-07 22:49:57 -070035#include <pci.h>
Tim Harvey552c3582014-03-06 07:46:30 -080036#include <power/pmic.h>
Tim Harvey0dff16f2014-05-05 08:22:25 -070037#include <power/ltc3676_pmic.h>
Tim Harvey552c3582014-03-06 07:46:30 -080038#include <power/pfuze100_pmic.h>
Tim Harvey552c3582014-03-06 07:46:30 -080039#include <fdt_support.h>
40#include <jffs2/load_kernel.h>
41#include <spi_flash.h>
42
43#include "gsc.h"
Tim Harvey0cee2242015-05-08 18:28:35 -070044#include "common.h"
Tim Harvey552c3582014-03-06 07:46:30 -080045
46DECLARE_GLOBAL_DATA_PTR;
47
Tim Harvey26993362014-08-07 22:35:49 -070048
Tim Harvey552c3582014-03-06 07:46:30 -080049/*
50 * EEPROM board info struct populated by read_eeprom so that we only have to
51 * read it once.
52 */
Tim Harvey0da2c522014-08-07 22:35:45 -070053struct ventana_board_info ventana_info;
Tim Harvey552c3582014-03-06 07:46:30 -080054
Tim Harvey8b92bdf2015-04-08 12:54:43 -070055static int board_type;
Tim Harvey552c3582014-03-06 07:46:30 -080056
Tim Harvey552c3582014-03-06 07:46:30 -080057/* ENET */
Tim Harvey8b92bdf2015-04-08 12:54:43 -070058static iomux_v3_cfg_t const enet_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -070059 IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL)),
60 IOMUX_PADS(PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
61 IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
62 IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
63 IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
64 IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
65 IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
66 IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
67 MUX_PAD_CTRL(ENET_PAD_CTRL)),
68 IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
69 MUX_PAD_CTRL(ENET_PAD_CTRL)),
70 IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_PAD_CTRL)),
71 IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
72 IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
73 IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
74 IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_PAD_CTRL)),
75 IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
76 MUX_PAD_CTRL(ENET_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -080077 /* PHY nRST */
Tim Harvey26993362014-08-07 22:35:49 -070078 IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -080079};
80
Tom Rini52a132c2017-05-08 22:14:25 -040081#ifdef CONFIG_CMD_NAND
Tim Harvey8b92bdf2015-04-08 12:54:43 -070082static iomux_v3_cfg_t const nfc_pads[] = {
Tim Harvey02fb5922014-06-02 16:13:26 -070083 IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE | MUX_PAD_CTRL(NO_PAD_CTRL)),
84 IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE | MUX_PAD_CTRL(NO_PAD_CTRL)),
85 IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
86 IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
87 IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
88 IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
89 IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B | MUX_PAD_CTRL(NO_PAD_CTRL)),
90 IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00 | MUX_PAD_CTRL(NO_PAD_CTRL)),
91 IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01 | MUX_PAD_CTRL(NO_PAD_CTRL)),
92 IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02 | MUX_PAD_CTRL(NO_PAD_CTRL)),
93 IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03 | MUX_PAD_CTRL(NO_PAD_CTRL)),
94 IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04 | MUX_PAD_CTRL(NO_PAD_CTRL)),
95 IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05 | MUX_PAD_CTRL(NO_PAD_CTRL)),
96 IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06 | MUX_PAD_CTRL(NO_PAD_CTRL)),
97 IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07 | MUX_PAD_CTRL(NO_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -080098};
99
Tim Harvey552c3582014-03-06 07:46:30 -0800100static void setup_gpmi_nand(void)
101{
102 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
103
104 /* config gpmi nand iomux */
Tim Harvey02fb5922014-06-02 16:13:26 -0700105 SETUP_IOMUX_PADS(nfc_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800106
107 /* config gpmi and bch clock to 100 MHz */
108 clrsetbits_le32(&mxc_ccm->cs2cdr,
109 MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
110 MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
111 MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
112 MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
113 MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
114 MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
115
116 /* enable gpmi and bch clock gating */
117 setbits_le32(&mxc_ccm->CCGR4,
118 MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
119 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
120 MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
121 MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
122 MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
123
124 /* enable apbh clock gating */
125 setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
126}
127#endif
128
Tim Harveyf1f41db2015-05-08 18:28:28 -0700129static void setup_iomux_enet(int gpio)
Tim Harvey552c3582014-03-06 07:46:30 -0800130{
Tim Harvey02fb5922014-06-02 16:13:26 -0700131 SETUP_IOMUX_PADS(enet_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800132
133 /* toggle PHY_RST# */
Tim Harveyf1f41db2015-05-08 18:28:28 -0700134 gpio_request(gpio, "phy_rst#");
135 gpio_direction_output(gpio, 0);
Tim Harvey63537792017-03-17 07:30:38 -0700136 mdelay(10);
Tim Harveyf1f41db2015-05-08 18:28:28 -0700137 gpio_set_value(gpio, 1);
Tim Harvey63537792017-03-17 07:30:38 -0700138 mdelay(100);
Tim Harvey552c3582014-03-06 07:46:30 -0800139}
140
Tim Harvey552c3582014-03-06 07:46:30 -0800141#ifdef CONFIG_USB_EHCI_MX6
Tim Harvey8b92bdf2015-04-08 12:54:43 -0700142static iomux_v3_cfg_t const usb_pads[] = {
Tim Harvey26993362014-08-07 22:35:49 -0700143 IOMUX_PADS(PAD_GPIO_1__USB_OTG_ID | DIO_PAD_CFG),
144 IOMUX_PADS(PAD_KEY_COL4__USB_OTG_OC | DIO_PAD_CFG),
Tim Harvey02fb5922014-06-02 16:13:26 -0700145 /* OTG PWR */
Tim Harvey26993362014-08-07 22:35:49 -0700146 IOMUX_PADS(PAD_EIM_D22__GPIO3_IO22 | DIO_PAD_CFG),
Tim Harvey552c3582014-03-06 07:46:30 -0800147};
148
149int board_ehci_hcd_init(int port)
150{
Tim Harveyf1f41db2015-05-08 18:28:28 -0700151 int gpio;
Tim Harvey552c3582014-03-06 07:46:30 -0800152
Tim Harvey02fb5922014-06-02 16:13:26 -0700153 SETUP_IOMUX_PADS(usb_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800154
Tim Harveydb7edfa2015-05-26 11:04:54 -0700155 /* Reset USB HUB */
156 switch (board_type) {
157 case GW53xx:
158 case GW552x:
Tim Harveyf1f41db2015-05-08 18:28:28 -0700159 gpio = (IMX_GPIO_NR(1, 9));
Tim Harvey552c3582014-03-06 07:46:30 -0800160 break;
Tim Harveydb7edfa2015-05-26 11:04:54 -0700161 case GW54proto:
162 case GW54xx:
Tim Harveyf1f41db2015-05-08 18:28:28 -0700163 gpio = (IMX_GPIO_NR(1, 16));
Tim Harvey552c3582014-03-06 07:46:30 -0800164 break;
Tim Harveyf1f41db2015-05-08 18:28:28 -0700165 default:
166 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -0800167 }
168
Tim Harveyf1f41db2015-05-08 18:28:28 -0700169 /* request and toggle hub rst */
170 gpio_request(gpio, "usb_hub_rst#");
171 gpio_direction_output(gpio, 0);
172 mdelay(2);
173 gpio_set_value(gpio, 1);
174
Tim Harvey552c3582014-03-06 07:46:30 -0800175 return 0;
176}
177
178int board_ehci_power(int port, int on)
179{
Tim Harvey9b9e75f2017-03-13 08:51:07 -0700180 /* enable OTG VBUS */
181 if (!port && board_type < GW_UNKNOWN) {
182 if (gpio_cfg[board_type].otgpwr_en)
183 gpio_set_value(gpio_cfg[board_type].otgpwr_en, on);
184 }
Tim Harvey552c3582014-03-06 07:46:30 -0800185 return 0;
186}
187#endif /* CONFIG_USB_EHCI_MX6 */
188
Tim Harvey552c3582014-03-06 07:46:30 -0800189#ifdef CONFIG_MXC_SPI
190iomux_v3_cfg_t const ecspi1_pads[] = {
191 /* SS1 */
Tim Harvey02fb5922014-06-02 16:13:26 -0700192 IOMUX_PADS(PAD_EIM_D19__GPIO3_IO19 | MUX_PAD_CTRL(SPI_PAD_CTRL)),
193 IOMUX_PADS(PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
194 IOMUX_PADS(PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
195 IOMUX_PADS(PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
Tim Harvey552c3582014-03-06 07:46:30 -0800196};
197
Nikita Kiryanov00cd7382014-08-20 15:08:50 +0300198int board_spi_cs_gpio(unsigned bus, unsigned cs)
199{
200 return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(3, 19)) : -1;
201}
202
Tim Harvey552c3582014-03-06 07:46:30 -0800203static void setup_spi(void)
204{
Tim Harveyf1f41db2015-05-08 18:28:28 -0700205 gpio_request(IMX_GPIO_NR(3, 19), "spi_cs");
Nikita Kiryanov00cd7382014-08-20 15:08:50 +0300206 gpio_direction_output(IMX_GPIO_NR(3, 19), 1);
Tim Harvey02fb5922014-06-02 16:13:26 -0700207 SETUP_IOMUX_PADS(ecspi1_pads);
Tim Harvey552c3582014-03-06 07:46:30 -0800208}
209#endif
210
211/* configure eth0 PHY board-specific LED behavior */
212int board_phy_config(struct phy_device *phydev)
213{
214 unsigned short val;
215
216 /* Marvel 88E1510 */
217 if (phydev->phy_id == 0x1410dd1) {
218 /*
219 * Page 3, Register 16: LED[2:0] Function Control Register
220 * LED[0] (SPD:Amber) R16_3.3:0 to 0111: on-GbE link
221 * LED[1] (LNK:Green) R16_3.7:4 to 0001: on-link, blink-activity
222 */
223 phy_write(phydev, MDIO_DEVAD_NONE, 22, 3);
224 val = phy_read(phydev, MDIO_DEVAD_NONE, 16);
225 val &= 0xff00;
226 val |= 0x0017;
227 phy_write(phydev, MDIO_DEVAD_NONE, 16, val);
228 phy_write(phydev, MDIO_DEVAD_NONE, 22, 0);
229 }
230
Tim Harvey4533c902017-03-17 07:32:21 -0700231 /* TI DP83867 */
232 else if (phydev->phy_id == 0x2000a231) {
233 /* configure register 0x170 for ref CLKOUT */
234 phy_write(phydev, MDIO_DEVAD_NONE, 13, 0x001f);
235 phy_write(phydev, MDIO_DEVAD_NONE, 14, 0x0170);
236 phy_write(phydev, MDIO_DEVAD_NONE, 13, 0x401f);
237 val = phy_read(phydev, MDIO_DEVAD_NONE, 14);
238 val &= ~0x1f00;
239 val |= 0x0b00; /* chD tx clock*/
240 phy_write(phydev, MDIO_DEVAD_NONE, 14, val);
241 }
242
Tim Harvey552c3582014-03-06 07:46:30 -0800243 if (phydev->drv->config)
244 phydev->drv->config(phydev);
245
246 return 0;
247}
Tim Harvey63537792017-03-17 07:30:38 -0700248
249#ifdef CONFIG_MV88E61XX_SWITCH
250int mv88e61xx_hw_reset(struct phy_device *phydev)
251{
252 struct mii_dev *bus = phydev->bus;
253
254 /* GPIO[0] output, CLK125 */
255 debug("enabling RGMII_REFCLK\n");
256 bus->write(bus, 0x1c /*MV_GLOBAL2*/, 0,
257 0x1a /*MV_SCRATCH_MISC*/,
258 (1 << 15) | (0x62 /*MV_GPIO_DIR*/ << 8) | 0xfe);
259 bus->write(bus, 0x1c /*MV_GLOBAL2*/, 0,
260 0x1a /*MV_SCRATCH_MISC*/,
261 (1 << 15) | (0x68 /*MV_GPIO01_CNTL*/ << 8) | 7);
262
263 /* RGMII delay - Physical Control register bit[15:14] */
264 debug("setting port%d RGMII rx/tx delay\n", CONFIG_MV88E61XX_CPU_PORT);
265 /* forced 1000mbps full-duplex link */
266 bus->write(bus, 0x10 + CONFIG_MV88E61XX_CPU_PORT, 0, 1, 0xc0fe);
267 phydev->autoneg = AUTONEG_DISABLE;
268 phydev->speed = SPEED_1000;
269 phydev->duplex = DUPLEX_FULL;
270
271 /* LED configuration: 7:4-green (8=Activity) 3:0 amber (9=10Link) */
272 bus->write(bus, 0x10, 0, 0x16, 0x8089);
273 bus->write(bus, 0x11, 0, 0x16, 0x8089);
274 bus->write(bus, 0x12, 0, 0x16, 0x8089);
275 bus->write(bus, 0x13, 0, 0x16, 0x8089);
276
277 return 0;
278}
279#endif // CONFIG_MV88E61XX_SWITCH
Tim Harvey552c3582014-03-06 07:46:30 -0800280
281int board_eth_init(bd_t *bis)
282{
Tim Harvey552c3582014-03-06 07:46:30 -0800283#ifdef CONFIG_FEC_MXC
Tim Harvey892068c2016-05-24 11:03:58 -0700284 struct ventana_board_info *info = &ventana_info;
285
286 if (test_bit(EECONFIG_ETH0, info->config)) {
Tim Harveyf1f41db2015-05-08 18:28:28 -0700287 setup_iomux_enet(GP_PHY_RST);
Tim Harvey50581832014-08-20 23:35:14 -0700288 cpu_eth_init(bis);
Tim Harvey85331822015-04-08 12:54:48 -0700289 }
Tim Harvey552c3582014-03-06 07:46:30 -0800290#endif
291
Tim Harvey472884d2015-04-08 12:54:32 -0700292#ifdef CONFIG_E1000
293 e1000_initialize(bis);
294#endif
295
Tim Harvey552c3582014-03-06 07:46:30 -0800296#ifdef CONFIG_CI_UDC
297 /* For otg ethernet*/
298 usb_eth_initialize(bis);
299#endif
300
Tim Harveyfc5ff942015-04-08 12:54:33 -0700301 /* default to the first detected enet dev */
Simon Glass64b723f2017-08-03 12:22:12 -0600302 if (!env_get("ethprime")) {
Tim Harveyfc5ff942015-04-08 12:54:33 -0700303 struct eth_device *dev = eth_get_dev_by_index(0);
304 if (dev) {
Simon Glass6a38e412017-08-03 12:22:09 -0600305 env_set("ethprime", dev->name);
Simon Glass64b723f2017-08-03 12:22:12 -0600306 printf("set ethprime to %s\n", env_get("ethprime"));
Tim Harveyfc5ff942015-04-08 12:54:33 -0700307 }
308 }
309
Tim Harvey552c3582014-03-06 07:46:30 -0800310 return 0;
311}
312
Tim Harveyfb64cc72014-04-25 15:39:07 -0700313#if defined(CONFIG_VIDEO_IPUV3)
314
315static void enable_hdmi(struct display_info_t const *dev)
316{
317 imx_enable_hdmi_phy();
318}
319
320static int detect_i2c(struct display_info_t const *dev)
321{
322 return i2c_set_bus_num(dev->bus) == 0 &&
323 i2c_probe(dev->addr) == 0;
324}
325
326static void enable_lvds(struct display_info_t const *dev)
327{
328 struct iomuxc *iomux = (struct iomuxc *)
329 IOMUXC_BASE_ADDR;
330
331 /* set CH0 data width to 24bit (IOMUXC_GPR2:5 0=18bit, 1=24bit) */
332 u32 reg = readl(&iomux->gpr[2]);
333 reg |= IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT;
334 writel(reg, &iomux->gpr[2]);
335
336 /* Enable Backlight */
Tim Harveya67e07f2016-05-24 11:03:53 -0700337 gpio_request(IMX_GPIO_NR(1, 10), "bklt_gpio");
338 gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
Tim Harveyf1f41db2015-05-08 18:28:28 -0700339 gpio_request(IMX_GPIO_NR(1, 18), "bklt_en");
Tim Harvey26993362014-08-07 22:35:49 -0700340 SETUP_IOMUX_PAD(PAD_SD1_CMD__GPIO1_IO18 | DIO_PAD_CFG);
Tim Harveyfb64cc72014-04-25 15:39:07 -0700341 gpio_direction_output(IMX_GPIO_NR(1, 18), 1);
342}
343
344struct display_info_t const displays[] = {{
345 /* HDMI Output */
346 .bus = -1,
347 .addr = 0,
348 .pixfmt = IPU_PIX_FMT_RGB24,
349 .detect = detect_hdmi,
350 .enable = enable_hdmi,
351 .mode = {
352 .name = "HDMI",
353 .refresh = 60,
354 .xres = 1024,
355 .yres = 768,
356 .pixclock = 15385,
357 .left_margin = 220,
358 .right_margin = 40,
359 .upper_margin = 21,
360 .lower_margin = 7,
361 .hsync_len = 60,
362 .vsync_len = 10,
363 .sync = FB_SYNC_EXT,
364 .vmode = FB_VMODE_NONINTERLACED
365} }, {
366 /* Freescale MXC-LVDS1: HannStar HSD100PXN1-A00 w/ egalx_ts cont */
367 .bus = 2,
368 .addr = 0x4,
369 .pixfmt = IPU_PIX_FMT_LVDS666,
370 .detect = detect_i2c,
371 .enable = enable_lvds,
372 .mode = {
373 .name = "Hannstar-XGA",
374 .refresh = 60,
375 .xres = 1024,
376 .yres = 768,
377 .pixclock = 15385,
378 .left_margin = 220,
379 .right_margin = 40,
380 .upper_margin = 21,
381 .lower_margin = 7,
382 .hsync_len = 60,
383 .vsync_len = 10,
384 .sync = FB_SYNC_EXT,
385 .vmode = FB_VMODE_NONINTERLACED
Tim Harveya20bd632015-04-08 12:54:57 -0700386} }, {
387 /* DLC700JMG-T-4 */
388 .bus = 0,
389 .addr = 0,
390 .detect = NULL,
391 .enable = enable_lvds,
392 .pixfmt = IPU_PIX_FMT_LVDS666,
393 .mode = {
394 .name = "DLC700JMGT4",
395 .refresh = 60,
396 .xres = 1024, /* 1024x600active pixels */
397 .yres = 600,
398 .pixclock = 15385, /* 64MHz */
399 .left_margin = 220,
400 .right_margin = 40,
401 .upper_margin = 21,
402 .lower_margin = 7,
403 .hsync_len = 60,
404 .vsync_len = 10,
405 .sync = FB_SYNC_EXT,
406 .vmode = FB_VMODE_NONINTERLACED
407} }, {
408 /* DLC800FIG-T-3 */
409 .bus = 0,
410 .addr = 0,
411 .detect = NULL,
412 .enable = enable_lvds,
413 .pixfmt = IPU_PIX_FMT_LVDS666,
414 .mode = {
415 .name = "DLC800FIGT3",
416 .refresh = 60,
417 .xres = 1024, /* 1024x768 active pixels */
418 .yres = 768,
419 .pixclock = 15385, /* 64MHz */
420 .left_margin = 220,
421 .right_margin = 40,
422 .upper_margin = 21,
423 .lower_margin = 7,
424 .hsync_len = 60,
425 .vsync_len = 10,
426 .sync = FB_SYNC_EXT,
427 .vmode = FB_VMODE_NONINTERLACED
Tim Harveyfb64cc72014-04-25 15:39:07 -0700428} } };
429size_t display_count = ARRAY_SIZE(displays);
430
431static void setup_display(void)
432{
433 struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
434 struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
435 int reg;
436
437 enable_ipu_clock();
438 imx_setup_hdmi();
439 /* Turn on LDB0,IPU,IPU DI0 clocks */
440 reg = __raw_readl(&mxc_ccm->CCGR3);
441 reg |= MXC_CCM_CCGR3_LDB_DI0_MASK;
442 writel(reg, &mxc_ccm->CCGR3);
443
444 /* set LDB0, LDB1 clk select to 011/011 */
445 reg = readl(&mxc_ccm->cs2cdr);
446 reg &= ~(MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_MASK
447 |MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_MASK);
448 reg |= (3<<MXC_CCM_CS2CDR_LDB_DI0_CLK_SEL_OFFSET)
449 |(3<<MXC_CCM_CS2CDR_LDB_DI1_CLK_SEL_OFFSET);
450 writel(reg, &mxc_ccm->cs2cdr);
451
452 reg = readl(&mxc_ccm->cscmr2);
453 reg |= MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV;
454 writel(reg, &mxc_ccm->cscmr2);
455
456 reg = readl(&mxc_ccm->chsccdr);
457 reg |= (CHSCCDR_CLK_SEL_LDB_DI0
458 <<MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET);
459 writel(reg, &mxc_ccm->chsccdr);
460
461 reg = IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES
462 |IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_HIGH
463 |IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW
464 |IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG
465 |IOMUXC_GPR2_DATA_WIDTH_CH1_18BIT
466 |IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG
467 |IOMUXC_GPR2_DATA_WIDTH_CH0_18BIT
468 |IOMUXC_GPR2_LVDS_CH1_MODE_DISABLED
469 |IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0;
470 writel(reg, &iomux->gpr[2]);
471
472 reg = readl(&iomux->gpr[3]);
473 reg = (reg & ~IOMUXC_GPR3_LVDS0_MUX_CTL_MASK)
474 | (IOMUXC_GPR3_MUX_SRC_IPU1_DI0
475 <<IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET);
476 writel(reg, &iomux->gpr[3]);
477
Tim Harveya67e07f2016-05-24 11:03:53 -0700478 /* LVDS Backlight GPIO on LVDS connector - output low */
Tim Harvey26993362014-08-07 22:35:49 -0700479 SETUP_IOMUX_PAD(PAD_SD2_CLK__GPIO1_IO10 | DIO_PAD_CFG);
Tim Harveyfb64cc72014-04-25 15:39:07 -0700480 gpio_direction_output(IMX_GPIO_NR(1, 10), 0);
481}
482#endif /* CONFIG_VIDEO_IPUV3 */
483
Tim Harvey0dff16f2014-05-05 08:22:25 -0700484/* setup board specific PMIC */
485int power_init_board(void)
486{
Tim Harvey195bc972015-05-08 18:28:37 -0700487 setup_pmic();
Tim Harvey0dff16f2014-05-05 08:22:25 -0700488 return 0;
489}
490
Tim Harvey552c3582014-03-06 07:46:30 -0800491#if defined(CONFIG_CMD_PCI)
492int imx6_pcie_toggle_reset(void)
493{
494 if (board_type < GW_UNKNOWN) {
Tim Harvey02fb5922014-06-02 16:13:26 -0700495 uint pin = gpio_cfg[board_type].pcie_rst;
Tim Harveyf1f41db2015-05-08 18:28:28 -0700496 gpio_request(pin, "pci_rst#");
Tim Harvey02fb5922014-06-02 16:13:26 -0700497 gpio_direction_output(pin, 0);
Tim Harvey552c3582014-03-06 07:46:30 -0800498 mdelay(50);
Tim Harvey02fb5922014-06-02 16:13:26 -0700499 gpio_direction_output(pin, 1);
Tim Harvey552c3582014-03-06 07:46:30 -0800500 }
501 return 0;
502}
Tim Harvey33791d52014-08-07 22:49:57 -0700503
504/*
505 * Most Ventana boards have a PLX PEX860x PCIe switch onboard and use its
506 * GPIO's as PERST# signals for its downstream ports - configure the GPIO's
507 * properly and assert reset for 100ms.
508 */
Tim Harveybfb240a2016-06-17 06:10:41 -0700509#define MAX_PCI_DEVS 32
510struct pci_dev {
511 pci_dev_t devfn;
512 unsigned short vendor;
513 unsigned short device;
514 unsigned short class;
515 unsigned short busno; /* subbordinate busno */
516 struct pci_dev *ppar;
517};
518struct pci_dev pci_devs[MAX_PCI_DEVS];
519int pci_devno;
520int pci_bridgeno;
521
Tim Harvey33791d52014-08-07 22:49:57 -0700522void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
523 unsigned short vendor, unsigned short device,
524 unsigned short class)
525{
Tim Harveybfb240a2016-06-17 06:10:41 -0700526 int i;
Tim Harvey33791d52014-08-07 22:49:57 -0700527 u32 dw;
Tim Harveybfb240a2016-06-17 06:10:41 -0700528 struct pci_dev *pdev = &pci_devs[pci_devno++];
Tim Harvey33791d52014-08-07 22:49:57 -0700529
530 debug("%s: %02d:%02d.%02d: %04x:%04x\n", __func__,
531 PCI_BUS(dev), PCI_DEV(dev), PCI_FUNC(dev), vendor, device);
Tim Harveybfb240a2016-06-17 06:10:41 -0700532
533 /* store array of devs for later use in device-tree fixup */
534 pdev->devfn = dev;
535 pdev->vendor = vendor;
536 pdev->device = device;
537 pdev->class = class;
538 pdev->ppar = NULL;
539 if (class == PCI_CLASS_BRIDGE_PCI)
540 pdev->busno = ++pci_bridgeno;
541 else
542 pdev->busno = 0;
543
544 /* fixup RC - it should be 00:00.0 not 00:01.0 */
545 if (PCI_BUS(dev) == 0)
546 pdev->devfn = 0;
547
548 /* find dev's parent */
549 for (i = 0; i < pci_devno; i++) {
550 if (pci_devs[i].busno == PCI_BUS(pdev->devfn)) {
551 pdev->ppar = &pci_devs[i];
552 break;
553 }
554 }
555
556 /* assert downstream PERST# */
Tim Harvey33791d52014-08-07 22:49:57 -0700557 if (vendor == PCI_VENDOR_ID_PLX &&
558 (device & 0xfff0) == 0x8600 &&
559 PCI_DEV(dev) == 0 && PCI_FUNC(dev) == 0) {
560 debug("configuring PLX 860X downstream PERST#\n");
561 pci_hose_read_config_dword(hose, dev, 0x62c, &dw);
562 dw |= 0xaaa8; /* GPIO1-7 outputs */
563 pci_hose_write_config_dword(hose, dev, 0x62c, dw);
564
565 pci_hose_read_config_dword(hose, dev, 0x644, &dw);
566 dw |= 0xfe; /* GPIO1-7 output high */
567 pci_hose_write_config_dword(hose, dev, 0x644, dw);
568
569 mdelay(100);
570 }
571}
Tim Harvey552c3582014-03-06 07:46:30 -0800572#endif /* CONFIG_CMD_PCI */
573
574#ifdef CONFIG_SERIAL_TAG
575/*
576 * called when setting up ATAGS before booting kernel
577 * populate serialnum from the following (in order of priority):
578 * serial# env var
579 * eeprom
580 */
581void get_board_serial(struct tag_serialnr *serialnr)
582{
Simon Glass64b723f2017-08-03 12:22:12 -0600583 char *serial = env_get("serial#");
Tim Harvey552c3582014-03-06 07:46:30 -0800584
585 if (serial) {
586 serialnr->high = 0;
587 serialnr->low = simple_strtoul(serial, NULL, 10);
588 } else if (ventana_info.model[0]) {
589 serialnr->high = 0;
590 serialnr->low = ventana_info.serial;
591 } else {
592 serialnr->high = 0;
593 serialnr->low = 0;
594 }
595}
596#endif
597
598/*
599 * Board Support
600 */
601
602int board_early_init_f(void)
603{
604 setup_iomux_uart();
Tim Harveyf1f41db2015-05-08 18:28:28 -0700605
Tim Harveyfb64cc72014-04-25 15:39:07 -0700606#if defined(CONFIG_VIDEO_IPUV3)
607 setup_display();
608#endif
Tim Harvey552c3582014-03-06 07:46:30 -0800609 return 0;
610}
611
612int dram_init(void)
613{
Tim Harveybfa2dae2014-06-02 16:13:27 -0700614 gd->ram_size = imx_ddr_size();
Tim Harvey552c3582014-03-06 07:46:30 -0800615 return 0;
616}
617
618int board_init(void)
619{
Fabio Estevamceb74c42014-07-09 17:59:54 -0300620 struct iomuxc *const iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
Tim Harvey552c3582014-03-06 07:46:30 -0800621
622 clrsetbits_le32(&iomuxc_regs->gpr[1],
623 IOMUXC_GPR1_OTG_ID_MASK,
624 IOMUXC_GPR1_OTG_ID_GPIO1);
625
626 /* address of linux boot parameters */
627 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
628
629#ifdef CONFIG_CMD_NAND
630 setup_gpmi_nand();
631#endif
632#ifdef CONFIG_MXC_SPI
633 setup_spi();
634#endif
Tim Harvey0cee2242015-05-08 18:28:35 -0700635 setup_ventana_i2c();
Tim Harvey552c3582014-03-06 07:46:30 -0800636
Simon Glassab3055a2017-06-14 21:28:25 -0600637#ifdef CONFIG_SATA
Tim Harvey552c3582014-03-06 07:46:30 -0800638 setup_sata();
639#endif
640 /* read Gateworks EEPROM into global struct (used later) */
Tim Harvey0da2c522014-08-07 22:35:45 -0700641 board_type = read_eeprom(CONFIG_I2C_GSC, &ventana_info);
Tim Harvey552c3582014-03-06 07:46:30 -0800642
Tim Harvey0cee2242015-05-08 18:28:35 -0700643 setup_iomux_gpio(board_type, &ventana_info);
Tim Harvey552c3582014-03-06 07:46:30 -0800644
645 return 0;
646}
647
648#if defined(CONFIG_DISPLAY_BOARDINFO_LATE)
649/*
650 * called during late init (after relocation and after board_init())
651 * by virtue of CONFIG_DISPLAY_BOARDINFO_LATE as we needed i2c initialized and
652 * EEPROM read.
653 */
654int checkboard(void)
655{
656 struct ventana_board_info *info = &ventana_info;
657 unsigned char buf[4];
658 const char *p;
659 int quiet; /* Quiet or minimal output mode */
660
661 quiet = 0;
Simon Glass64b723f2017-08-03 12:22:12 -0600662 p = env_get("quiet");
Tim Harvey552c3582014-03-06 07:46:30 -0800663 if (p)
664 quiet = simple_strtol(p, NULL, 10);
665 else
Simon Glass6a38e412017-08-03 12:22:09 -0600666 env_set("quiet", "0");
Tim Harvey552c3582014-03-06 07:46:30 -0800667
668 puts("\nGateworks Corporation Copyright 2014\n");
669 if (info->model[0]) {
670 printf("Model: %s\n", info->model);
671 printf("MFGDate: %02x-%02x-%02x%02x\n",
672 info->mfgdate[0], info->mfgdate[1],
673 info->mfgdate[2], info->mfgdate[3]);
674 printf("Serial:%d\n", info->serial);
675 } else {
676 puts("Invalid EEPROM - board will not function fully\n");
677 }
678 if (quiet)
679 return 0;
680
681 /* Display GSC firmware revision/CRC/status */
Tim Harvey92e3d842015-04-08 12:54:59 -0700682 gsc_info(0);
683
Tim Harvey552c3582014-03-06 07:46:30 -0800684 /* Display RTC */
685 if (!gsc_i2c_read(GSC_RTC_ADDR, 0x00, 1, buf, 4)) {
686 printf("RTC: %d\n",
687 buf[0] | buf[1]<<8 | buf[2]<<16 | buf[3]<<24);
688 }
689
690 return 0;
691}
692#endif
693
694#ifdef CONFIG_CMD_BMODE
695/*
696 * BOOT_CFG1, BOOT_CFG2, BOOT_CFG3, BOOT_CFG4
697 * see Table 8-11 and Table 5-9
698 * BOOT_CFG1[7] = 1 (boot from NAND)
699 * BOOT_CFG1[5] = 0 - raw NAND
700 * BOOT_CFG1[4] = 0 - default pad settings
701 * BOOT_CFG1[3:2] = 00 - devices = 1
702 * BOOT_CFG1[1:0] = 00 - Row Address Cycles = 3
703 * BOOT_CFG2[4:3] = 00 - Boot Search Count = 2
704 * BOOT_CFG2[2:1] = 01 - Pages In Block = 64
705 * BOOT_CFG2[0] = 0 - Reset time 12ms
706 */
707static const struct boot_mode board_boot_modes[] = {
708 /* NAND: 64pages per block, 3 row addr cycles, 2 copies of FCB/DBBT */
709 { "nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00) },
Tim Harvey659441b2017-03-17 07:31:02 -0700710 { "emmc2", MAKE_CFGVAL(0x60, 0x48, 0x00, 0x00) }, /* GW5600 */
Tim Harvey4533c902017-03-17 07:32:21 -0700711 { "emmc3", MAKE_CFGVAL(0x60, 0x50, 0x00, 0x00) }, /* GW5903/GW5904 */
Tim Harvey552c3582014-03-06 07:46:30 -0800712 { NULL, 0 },
713};
714#endif
715
716/* late init */
717int misc_init_r(void)
718{
719 struct ventana_board_info *info = &ventana_info;
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700720 char buf[256];
721 int i;
Tim Harvey552c3582014-03-06 07:46:30 -0800722
723 /* set env vars based on EEPROM data */
724 if (ventana_info.model[0]) {
725 char str[16], fdt[36];
726 char *p;
727 const char *cputype = "";
Tim Harvey552c3582014-03-06 07:46:30 -0800728
729 /*
730 * FDT name will be prefixed with CPU type. Three versions
731 * will be created each increasingly generic and bootloader
732 * env scripts will try loading each from most specific to
733 * least.
734 */
Tim Harveybfa2dae2014-06-02 16:13:27 -0700735 if (is_cpu_type(MXC_CPU_MX6Q) ||
736 is_cpu_type(MXC_CPU_MX6D))
Tim Harvey552c3582014-03-06 07:46:30 -0800737 cputype = "imx6q";
Tim Harveybfa2dae2014-06-02 16:13:27 -0700738 else if (is_cpu_type(MXC_CPU_MX6DL) ||
739 is_cpu_type(MXC_CPU_MX6SOLO))
Tim Harvey552c3582014-03-06 07:46:30 -0800740 cputype = "imx6dl";
Simon Glass6a38e412017-08-03 12:22:09 -0600741 env_set("soctype", cputype);
Tim Harvey06d87432014-08-07 22:35:41 -0700742 if (8 << (ventana_info.nand_flash_size-1) >= 2048)
Simon Glass6a38e412017-08-03 12:22:09 -0600743 env_set("flash_layout", "large");
Tim Harvey06d87432014-08-07 22:35:41 -0700744 else
Simon Glass6a38e412017-08-03 12:22:09 -0600745 env_set("flash_layout", "normal");
Tim Harvey552c3582014-03-06 07:46:30 -0800746 memset(str, 0, sizeof(str));
747 for (i = 0; i < (sizeof(str)-1) && info->model[i]; i++)
748 str[i] = tolower(info->model[i]);
Simon Glass6a38e412017-08-03 12:22:09 -0600749 env_set("model", str);
Simon Glass64b723f2017-08-03 12:22:12 -0600750 if (!env_get("fdt_file")) {
Tim Harvey552c3582014-03-06 07:46:30 -0800751 sprintf(fdt, "%s-%s.dtb", cputype, str);
Simon Glass6a38e412017-08-03 12:22:09 -0600752 env_set("fdt_file", fdt);
Tim Harvey552c3582014-03-06 07:46:30 -0800753 }
754 p = strchr(str, '-');
755 if (p) {
756 *p++ = 0;
757
Simon Glass6a38e412017-08-03 12:22:09 -0600758 env_set("model_base", str);
Tim Harveyf6db79a2015-05-26 11:04:56 -0700759 sprintf(fdt, "%s-%s.dtb", cputype, str);
Simon Glass6a38e412017-08-03 12:22:09 -0600760 env_set("fdt_file1", fdt);
Tim Harvey892068c2016-05-24 11:03:58 -0700761 if (board_type != GW551x &&
762 board_type != GW552x &&
Tim Harvey659441b2017-03-17 07:31:02 -0700763 board_type != GW553x &&
764 board_type != GW560x)
Tim Harvey50581832014-08-20 23:35:14 -0700765 str[4] = 'x';
Tim Harvey552c3582014-03-06 07:46:30 -0800766 str[5] = 'x';
767 str[6] = 0;
Tim Harveyf6db79a2015-05-26 11:04:56 -0700768 sprintf(fdt, "%s-%s.dtb", cputype, str);
Simon Glass6a38e412017-08-03 12:22:09 -0600769 env_set("fdt_file2", fdt);
Tim Harvey552c3582014-03-06 07:46:30 -0800770 }
771
772 /* initialize env from EEPROM */
773 if (test_bit(EECONFIG_ETH0, info->config) &&
Simon Glass64b723f2017-08-03 12:22:12 -0600774 !env_get("ethaddr")) {
Simon Glass8551d552017-08-03 12:22:11 -0600775 eth_env_set_enetaddr("ethaddr", info->mac0);
Tim Harvey552c3582014-03-06 07:46:30 -0800776 }
777 if (test_bit(EECONFIG_ETH1, info->config) &&
Simon Glass64b723f2017-08-03 12:22:12 -0600778 !env_get("eth1addr")) {
Simon Glass8551d552017-08-03 12:22:11 -0600779 eth_env_set_enetaddr("eth1addr", info->mac1);
Tim Harvey552c3582014-03-06 07:46:30 -0800780 }
781
782 /* board serial-number */
783 sprintf(str, "%6d", info->serial);
Simon Glass6a38e412017-08-03 12:22:09 -0600784 env_set("serial#", str);
Tim Harvey27770822015-04-08 12:54:51 -0700785
786 /* memory MB */
787 sprintf(str, "%d", (int) (gd->ram_size >> 20));
Simon Glass6a38e412017-08-03 12:22:09 -0600788 env_set("mem_mb", str);
Tim Harvey552c3582014-03-06 07:46:30 -0800789 }
790
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700791 /* Set a non-initialized hwconfig based on board configuration */
Simon Glass64b723f2017-08-03 12:22:12 -0600792 if (!strcmp(env_get("hwconfig"), "_UNKNOWN_")) {
Tim Harveyfd6f2392017-03-13 08:51:06 -0700793 buf[0] = 0;
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700794 if (gpio_cfg[board_type].rs232_en)
795 strcat(buf, "rs232;");
796 for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
797 char buf1[32];
798 sprintf(buf1, "dio%d:mode=gpio;", i);
799 if (strlen(buf) + strlen(buf1) < sizeof(buf))
800 strcat(buf, buf1);
801 }
Simon Glass6a38e412017-08-03 12:22:09 -0600802 env_set("hwconfig", buf);
Tim Harvey71dbb2c2016-07-15 07:14:25 -0700803 }
Tim Harvey552c3582014-03-06 07:46:30 -0800804
Tim Harvey0cee2242015-05-08 18:28:35 -0700805 /* setup baseboard specific GPIO based on board and env */
806 setup_board_gpio(board_type, info);
Tim Harvey552c3582014-03-06 07:46:30 -0800807
808#ifdef CONFIG_CMD_BMODE
809 add_board_boot_modes(board_boot_modes);
810#endif
811
Tim Harvey40feabb2015-05-08 18:28:36 -0700812 /* disable boot watchdog */
813 gsc_boot_wd_disable();
Tim Harvey552c3582014-03-06 07:46:30 -0800814
815 return 0;
816}
817
Robert P. J. Day3c757002016-05-19 15:23:12 -0400818#ifdef CONFIG_OF_BOARD_SETUP
Tim Harvey552c3582014-03-06 07:46:30 -0800819
Tim Harveycf20e552015-04-08 12:55:01 -0700820static int ft_sethdmiinfmt(void *blob, char *mode)
821{
822 int off;
823
824 if (!mode)
825 return -EINVAL;
826
827 off = fdt_node_offset_by_compatible(blob, -1, "nxp,tda1997x");
828 if (off < 0)
829 return off;
830
831 if (0 == strcasecmp(mode, "yuv422bt656")) {
832 u8 cfg[] = { 0x00, 0x00, 0x00, 0x82, 0x81, 0x00,
833 0x00, 0x00, 0x00 };
834 mode = "422_ccir";
835 fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
836 fdt_setprop_u32(blob, off, "vidout_trc", 1);
837 fdt_setprop_u32(blob, off, "vidout_blc", 1);
838 fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
839 printf(" set HDMI input mode to %s\n", mode);
840 } else if (0 == strcasecmp(mode, "yuv422smp")) {
841 u8 cfg[] = { 0x00, 0x00, 0x00, 0x88, 0x87, 0x00,
842 0x82, 0x81, 0x00 };
843 mode = "422_smp";
844 fdt_setprop(blob, off, "vidout_fmt", mode, strlen(mode) + 1);
845 fdt_setprop_u32(blob, off, "vidout_trc", 0);
846 fdt_setprop_u32(blob, off, "vidout_blc", 0);
847 fdt_setprop(blob, off, "vidout_portcfg", cfg, sizeof(cfg));
848 printf(" set HDMI input mode to %s\n", mode);
849 } else {
850 return -EINVAL;
851 }
852
853 return 0;
854}
855
Tim Harvey8d2d8df2016-05-24 11:03:55 -0700856/* enable a property of a node if the node is found */
857static inline void ft_enable_path(void *blob, const char *path)
858{
859 int i = fdt_path_offset(blob, path);
860 if (i >= 0) {
861 debug("enabling %s\n", path);
862 fdt_status_okay(blob, i);
863 }
864}
865
Tim Harvey147b5762016-05-24 11:03:59 -0700866/* remove a property of a node if the node is found */
867static inline void ft_delprop_path(void *blob, const char *path,
868 const char *name)
869{
870 int i = fdt_path_offset(blob, path);
871 if (i) {
872 debug("removing %s/%s\n", path, name);
873 fdt_delprop(blob, i, name);
874 }
875}
Tim Harveybfb240a2016-06-17 06:10:41 -0700876
877#if defined(CONFIG_CMD_PCI)
878#define PCI_ID(x) ( \
879 (PCI_BUS(x->devfn)<<16)| \
880 (PCI_DEV(x->devfn)<<11)| \
881 (PCI_FUNC(x->devfn)<<8) \
882 )
883#define PCIE_PATH "/soc/pcie@0x01000000"
884int fdt_add_pci_node(void *blob, int par, struct pci_dev *dev)
885{
886 uint32_t reg[5];
887 char node[32];
888 int np;
889
890 sprintf(node, "pcie@%d,%d,%d", PCI_BUS(dev->devfn),
891 PCI_DEV(dev->devfn), PCI_FUNC(dev->devfn));
892
893 np = fdt_subnode_offset(blob, par, node);
894 if (np >= 0)
895 return np;
896 np = fdt_add_subnode(blob, par, node);
897 if (np < 0) {
898 printf(" %s failed: no space\n", __func__);
899 return np;
900 }
901
902 memset(reg, 0, sizeof(reg));
903 reg[0] = cpu_to_fdt32(PCI_ID(dev));
904 fdt_setprop(blob, np, "reg", reg, sizeof(reg));
905
906 return np;
907}
908
909/* build a path of nested PCI devs for all bridges passed through */
910int fdt_add_pci_path(void *blob, struct pci_dev *dev)
911{
912 struct pci_dev *bridges[MAX_PCI_DEVS];
913 int k, np;
914
915 /* build list of parents */
916 np = fdt_path_offset(blob, PCIE_PATH);
917 if (np < 0)
918 return np;
919
920 k = 0;
921 while (dev) {
922 bridges[k++] = dev;
923 dev = dev->ppar;
924 };
925
926 /* now add them the to DT in reverse order */
927 while (k--) {
928 np = fdt_add_pci_node(blob, np, bridges[k]);
929 if (np < 0)
930 break;
931 }
932
933 return np;
934}
935
936/*
937 * The GW16082 has a hardware errata errata such that it's
938 * INTA/B/C/D are mis-mapped to its four slots (slot12-15). Because
939 * of this normal PCI interrupt swizzling will not work so we will
940 * provide an irq-map via device-tree.
941 */
942int fdt_fixup_gw16082(void *blob, int np, struct pci_dev *dev)
943{
944 int len;
945 int host;
946 uint32_t imap_new[8*4*4];
947 const uint32_t *imap;
948 uint32_t irq[4];
949 uint32_t reg[4];
950 int i;
951
952 /* build irq-map based on host controllers map */
953 host = fdt_path_offset(blob, PCIE_PATH);
954 if (host < 0) {
955 printf(" %s failed: missing host\n", __func__);
956 return host;
957 }
958
959 /* use interrupt data from root complex's node */
960 imap = fdt_getprop(blob, host, "interrupt-map", &len);
961 if (!imap || len != 128) {
962 printf(" %s failed: invalid interrupt-map\n",
963 __func__);
964 return -FDT_ERR_NOTFOUND;
965 }
966
967 /* obtain irq's of host controller in pin order */
968 for (i = 0; i < 4; i++)
969 irq[(fdt32_to_cpu(imap[(i*8)+3])-1)%4] = imap[(i*8)+6];
970
971 /*
972 * determine number of swizzles necessary:
973 * For each bridge we pass through we need to swizzle
974 * the number of the slot we are on.
975 */
976 struct pci_dev *d;
977 int b;
978 b = 0;
979 d = dev->ppar;
980 while(d && d->ppar) {
981 b += PCI_DEV(d->devfn);
982 d = d->ppar;
983 }
984
985 /* create new irq mappings for slots12-15
986 * <skt> <idsel> <slot> <skt-inta> <skt-intb>
987 * J3 AD28 12 INTD INTA
988 * J4 AD29 13 INTC INTD
989 * J5 AD30 14 INTB INTC
990 * J2 AD31 15 INTA INTB
991 */
992 for (i = 0; i < 4; i++) {
993 /* addr matches bus:dev:func */
994 u32 addr = dev->busno << 16 | (12+i) << 11;
995
996 /* default cells from root complex */
997 memcpy(&imap_new[i*32], imap, 128);
998 /* first cell is PCI device address (BDF) */
999 imap_new[(i*32)+(0*8)+0] = cpu_to_fdt32(addr);
1000 imap_new[(i*32)+(1*8)+0] = cpu_to_fdt32(addr);
1001 imap_new[(i*32)+(2*8)+0] = cpu_to_fdt32(addr);
1002 imap_new[(i*32)+(3*8)+0] = cpu_to_fdt32(addr);
1003 /* third cell is pin */
1004 imap_new[(i*32)+(0*8)+3] = cpu_to_fdt32(1);
1005 imap_new[(i*32)+(1*8)+3] = cpu_to_fdt32(2);
1006 imap_new[(i*32)+(2*8)+3] = cpu_to_fdt32(3);
1007 imap_new[(i*32)+(3*8)+3] = cpu_to_fdt32(4);
1008 /* sixth cell is relative interrupt */
1009 imap_new[(i*32)+(0*8)+6] = irq[(15-(12+i)+b+0)%4];
1010 imap_new[(i*32)+(1*8)+6] = irq[(15-(12+i)+b+1)%4];
1011 imap_new[(i*32)+(2*8)+6] = irq[(15-(12+i)+b+2)%4];
1012 imap_new[(i*32)+(3*8)+6] = irq[(15-(12+i)+b+3)%4];
1013 }
1014 fdt_setprop(blob, np, "interrupt-map", imap_new,
1015 sizeof(imap_new));
1016 reg[0] = cpu_to_fdt32(0xfff00);
1017 reg[1] = 0;
1018 reg[2] = 0;
1019 reg[3] = cpu_to_fdt32(0x7);
1020 fdt_setprop(blob, np, "interrupt-map-mask", reg, sizeof(reg));
1021 fdt_setprop_cell(blob, np, "#interrupt-cells", 1);
1022 fdt_setprop_string(blob, np, "device_type", "pci");
1023 fdt_setprop_cell(blob, np, "#address-cells", 3);
1024 fdt_setprop_cell(blob, np, "#size-cells", 2);
1025 printf(" Added custom interrupt-map for GW16082\n");
1026
1027 return 0;
1028}
1029
Tim Harvey77b82a12016-06-17 06:10:42 -07001030/* The sky2 GigE MAC obtains it's MAC addr from device-tree by default */
1031int fdt_fixup_sky2(void *blob, int np, struct pci_dev *dev)
1032{
1033 char *tmp, *end;
1034 char mac[16];
1035 unsigned char mac_addr[6];
1036 int j;
1037
1038 sprintf(mac, "eth1addr");
Simon Glass64b723f2017-08-03 12:22:12 -06001039 tmp = env_get(mac);
Tim Harvey77b82a12016-06-17 06:10:42 -07001040 if (tmp) {
1041 for (j = 0; j < 6; j++) {
1042 mac_addr[j] = tmp ?
1043 simple_strtoul(tmp, &end,16) : 0;
1044 if (tmp)
1045 tmp = (*end) ? end+1 : end;
1046 }
1047 fdt_setprop(blob, np, "local-mac-address", mac_addr,
1048 sizeof(mac_addr));
1049 printf(" Added mac addr for eth1\n");
1050 return 0;
1051 }
1052
1053 return -1;
1054}
1055
Tim Harveybfb240a2016-06-17 06:10:41 -07001056/*
1057 * PCI DT nodes must be nested therefore if we need to apply a DT fixup
1058 * we will walk the PCI bus and add bridge nodes up to the device receiving
1059 * the fixup.
1060 */
1061void ft_board_pci_fixup(void *blob, bd_t *bd)
1062{
1063 int i, np;
1064 struct pci_dev *dev;
1065
1066 for (i = 0; i < pci_devno; i++) {
1067 dev = &pci_devs[i];
1068
1069 /*
1070 * The GW16082 consists of a TI XIO2001 PCIe-to-PCI bridge and
1071 * an EEPROM at i2c1-0x50.
1072 */
1073 if ((dev->vendor == PCI_VENDOR_ID_TI) &&
1074 (dev->device == 0x8240) &&
1075 (i2c_set_bus_num(1) == 0) &&
1076 (i2c_probe(0x50) == 0))
1077 {
1078 np = fdt_add_pci_path(blob, dev);
1079 if (np > 0)
1080 fdt_fixup_gw16082(blob, np, dev);
1081 }
Tim Harvey77b82a12016-06-17 06:10:42 -07001082
1083 /* ethernet1 mac address */
1084 else if ((dev->vendor == PCI_VENDOR_ID_MARVELL) &&
1085 (dev->device == 0x4380))
1086 {
1087 np = fdt_add_pci_path(blob, dev);
1088 if (np > 0)
1089 fdt_fixup_sky2(blob, np, dev);
1090 }
Tim Harveybfb240a2016-06-17 06:10:41 -07001091 }
1092}
1093#endif /* if defined(CONFIG_CMD_PCI) */
Tim Harvey147b5762016-05-24 11:03:59 -07001094
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001095void ft_board_wdog_fixup(void *blob, const char *path)
1096{
1097 ft_delprop_path(blob, path, "ext-reset-output");
1098 ft_delprop_path(blob, path, "fsl,ext-reset-output");
1099}
1100
Tim Harvey552c3582014-03-06 07:46:30 -08001101/*
1102 * called prior to booting kernel or by 'fdt boardsetup' command
1103 *
1104 * unless 'fdt_noauto' env var is set we will update the following in the DTB:
1105 * - mtd partitions based on mtdparts/mtdids env
1106 * - system-serial (board serial num from EEPROM)
1107 * - board (full model from EEPROM)
1108 * - peripherals removed from DTB if not loaded on board (per EEPROM config)
1109 */
Tim Harveya1d32222016-07-15 07:16:28 -07001110#define UART1_PATH "/soc/aips-bus@02100000/serial@021ec000"
1111#define WDOG1_PATH "/soc/aips-bus@02000000/wdog@020bc000"
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001112#define WDOG2_PATH "/soc/aips-bus@02000000/wdog@020c0000"
Tim Harveya1d32222016-07-15 07:16:28 -07001113#define GPIO3_PATH "/soc/aips-bus@02000000/gpio@020a4000"
Simon Glass2aec3cc2014-10-23 18:58:47 -06001114int ft_board_setup(void *blob, bd_t *bd)
Tim Harvey552c3582014-03-06 07:46:30 -08001115{
Tim Harvey552c3582014-03-06 07:46:30 -08001116 struct ventana_board_info *info = &ventana_info;
Tim Harvey0da2c522014-08-07 22:35:45 -07001117 struct ventana_eeprom_config *cfg;
Tim Harvey552c3582014-03-06 07:46:30 -08001118 struct node_info nodes[] = {
1119 { "sst,w25q256", MTD_DEV_TYPE_NOR, }, /* SPI flash */
1120 { "fsl,imx6q-gpmi-nand", MTD_DEV_TYPE_NAND, }, /* NAND flash */
1121 };
Simon Glass64b723f2017-08-03 12:22:12 -06001122 const char *model = env_get("model");
1123 const char *display = env_get("display");
Tim Harvey16e0eae2015-04-08 12:54:44 -07001124 int i;
1125 char rev = 0;
1126
1127 /* determine board revision */
1128 for (i = sizeof(ventana_info.model) - 1; i > 0; i--) {
1129 if (ventana_info.model[i] >= 'A') {
1130 rev = ventana_info.model[i];
1131 break;
1132 }
1133 }
Tim Harvey552c3582014-03-06 07:46:30 -08001134
Simon Glass64b723f2017-08-03 12:22:12 -06001135 if (env_get("fdt_noauto")) {
Tim Harvey552c3582014-03-06 07:46:30 -08001136 puts(" Skiping ft_board_setup (fdt_noauto defined)\n");
Simon Glass2aec3cc2014-10-23 18:58:47 -06001137 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -08001138 }
1139
Tim Harveyc9e43e02015-05-26 11:04:58 -07001140 if (test_bit(EECONFIG_NAND, info->config)) {
1141 /* Update partition nodes using info from mtdparts env var */
1142 puts(" Updating MTD partitions...\n");
1143 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
1144 }
Tim Harvey552c3582014-03-06 07:46:30 -08001145
Tim Harveye4af5d32015-04-08 12:54:58 -07001146 /* Update display timings from display env var */
1147 if (display) {
1148 if (fdt_fixup_display(blob, fdt_get_alias(blob, "lvds0"),
1149 display) >= 0)
1150 printf(" Set display timings for %s...\n", display);
1151 }
1152
Tim Harvey552c3582014-03-06 07:46:30 -08001153 printf(" Adjusting FDT per EEPROM for %s...\n", model);
1154
1155 /* board serial number */
Simon Glass64b723f2017-08-03 12:22:12 -06001156 fdt_setprop(blob, 0, "system-serial", env_get("serial#"),
1157 strlen(env_get("serial#")) + 1);
Tim Harvey552c3582014-03-06 07:46:30 -08001158
1159 /* board (model contains model from device-tree) */
1160 fdt_setprop(blob, 0, "board", info->model,
1161 strlen((const char *)info->model) + 1);
1162
Tim Harveycf20e552015-04-08 12:55:01 -07001163 /* set desired digital video capture format */
Simon Glass64b723f2017-08-03 12:22:12 -06001164 ft_sethdmiinfmt(blob, env_get("hdmiinfmt"));
Tim Harveycf20e552015-04-08 12:55:01 -07001165
Tim Harvey552c3582014-03-06 07:46:30 -08001166 /*
Tim Harveya1d32222016-07-15 07:16:28 -07001167 * Board model specific fixups
Tim Harvey865dc9c2015-04-08 12:54:56 -07001168 */
Tim Harveya1d32222016-07-15 07:16:28 -07001169 switch (board_type) {
1170 case GW51xx:
1171 /*
1172 * disable wdog node for GW51xx-A/B to work around
1173 * errata causing wdog timer to be unreliable.
1174 */
1175 if (rev >= 'A' && rev < 'C') {
1176 i = fdt_path_offset(blob, WDOG1_PATH);
1177 if (i)
1178 fdt_status_disabled(blob, i);
1179 }
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001180
1181 /* GW51xx-E adds WDOG1_B external reset */
1182 if (rev < 'E')
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001183 ft_board_wdog_fixup(blob, WDOG1_PATH);
Tim Harveya1d32222016-07-15 07:16:28 -07001184 break;
Pushpal Sidhud1100562015-04-08 12:55:00 -07001185
Tim Harveya1d32222016-07-15 07:16:28 -07001186 case GW52xx:
1187 /* GW522x Uses GPIO3_IO23 instead of GPIO1_IO29 */
1188 if (info->model[4] == '2') {
1189 u32 handle = 0;
1190 u32 *range = NULL;
Pushpal Sidhud1100562015-04-08 12:55:00 -07001191
Tim Harveya1d32222016-07-15 07:16:28 -07001192 i = fdt_node_offset_by_compatible(blob, -1,
1193 "fsl,imx6q-pcie");
Pushpal Sidhud1100562015-04-08 12:55:00 -07001194 if (i)
Tim Harveya1d32222016-07-15 07:16:28 -07001195 range = (u32 *)fdt_getprop(blob, i,
1196 "reset-gpio", NULL);
1197
1198 if (range) {
1199 i = fdt_path_offset(blob, GPIO3_PATH);
1200 if (i)
1201 handle = fdt_get_phandle(blob, i);
1202 if (handle) {
1203 range[0] = cpu_to_fdt32(handle);
1204 range[1] = cpu_to_fdt32(23);
1205 }
Pushpal Sidhud1100562015-04-08 12:55:00 -07001206 }
Tim Harveya1d32222016-07-15 07:16:28 -07001207
1208 /* these have broken usd_vsel */
1209 if (strstr((const char *)info->model, "SP318-B") ||
1210 strstr((const char *)info->model, "SP331-B"))
1211 gpio_cfg[board_type].usd_vsel = 0;
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001212
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001213 /* GW522x-B adds WDOG1_B external reset */
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001214 ft_board_wdog_fixup(blob, WDOG1_PATH);
Pushpal Sidhud1100562015-04-08 12:55:00 -07001215 }
Tim Harveydc5996a2017-05-15 10:05:06 -07001216
1217 /* GW520x-E adds WDOG1_B external reset */
1218 else if (info->model[4] == '0' && rev < 'E')
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001219 ft_board_wdog_fixup(blob, WDOG1_PATH);
Tim Harveya1d32222016-07-15 07:16:28 -07001220 break;
Tim Harvey147b5762016-05-24 11:03:59 -07001221
Tim Harveya1d32222016-07-15 07:16:28 -07001222 case GW53xx:
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001223 /* GW53xx-E adds WDOG1_B external reset */
1224 if (rev < 'E')
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001225 ft_board_wdog_fixup(blob, WDOG1_PATH);
Tim Harveya1d32222016-07-15 07:16:28 -07001226 break;
Pushpal Sidhud1100562015-04-08 12:55:00 -07001227
Tim Harveya1d32222016-07-15 07:16:28 -07001228 case GW54xx:
1229 /*
1230 * disable serial2 node for GW54xx for compatibility with older
1231 * 3.10.x kernel that improperly had this node enabled in the DT
1232 */
1233 i = fdt_path_offset(blob, UART1_PATH);
Tim Harvey6944ccf2015-04-08 12:54:53 -07001234 if (i)
Tim Harveya1d32222016-07-15 07:16:28 -07001235 fdt_del_node(blob, i);
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001236
1237 /* GW54xx-E adds WDOG2_B external reset */
1238 if (rev < 'E')
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001239 ft_board_wdog_fixup(blob, WDOG2_PATH);
Tim Harveya1d32222016-07-15 07:16:28 -07001240 break;
1241
1242 case GW551x:
1243 /*
1244 * isolate CSI0_DATA_EN for GW551x-A to work around errata
1245 * causing non functional digital video in (it is not hooked up)
1246 */
1247 if (rev == 'A') {
1248 u32 *range = NULL;
1249 int len;
1250 const u32 *handle = NULL;
1251
1252 i = fdt_node_offset_by_compatible(blob, -1,
1253 "fsl,imx-tda1997x-video");
1254 if (i)
1255 handle = fdt_getprop(blob, i, "pinctrl-0",
1256 NULL);
1257 if (handle)
1258 i = fdt_node_offset_by_phandle(blob,
1259 fdt32_to_cpu(*handle));
1260 if (i)
1261 range = (u32 *)fdt_getprop(blob, i, "fsl,pins",
1262 &len);
1263 if (range) {
1264 len /= sizeof(u32);
1265 for (i = 0; i < len; i += 6) {
1266 u32 mux_reg = fdt32_to_cpu(range[i+0]);
1267 u32 conf_reg = fdt32_to_cpu(range[i+1]);
1268 /* mux PAD_CSI0_DATA_EN to GPIO */
1269 if (is_cpu_type(MXC_CPU_MX6Q) &&
1270 mux_reg == 0x260 &&
1271 conf_reg == 0x630)
1272 range[i+3] = cpu_to_fdt32(0x5);
1273 else if (!is_cpu_type(MXC_CPU_MX6Q) &&
1274 mux_reg == 0x08c &&
1275 conf_reg == 0x3a0)
1276 range[i+3] = cpu_to_fdt32(0x5);
1277 }
1278 fdt_setprop_inplace(blob, i, "fsl,pins", range,
1279 len);
Tim Harvey6944ccf2015-04-08 12:54:53 -07001280 }
Tim Harveydc8b5e62015-04-08 12:55:02 -07001281
Tim Harveya1d32222016-07-15 07:16:28 -07001282 /* set BT656 video format */
1283 ft_sethdmiinfmt(blob, "yuv422bt656");
1284 }
Tim Harvey8d76d0d2016-07-15 07:16:29 -07001285
1286 /* GW551x-C adds WDOG1_B external reset */
1287 if (rev < 'C')
Tim Harveyfcabb0b2017-05-15 10:05:07 -07001288 ft_board_wdog_fixup(blob, WDOG1_PATH);
Tim Harveya1d32222016-07-15 07:16:28 -07001289 break;
Tim Harvey6944ccf2015-04-08 12:54:53 -07001290 }
1291
Tim Harvey8d2d8df2016-05-24 11:03:55 -07001292 /* Configure DIO */
Tim Harvey41595b52016-07-15 07:14:23 -07001293 for (i = 0; i < gpio_cfg[board_type].dio_num; i++) {
Tim Harvey8d2d8df2016-05-24 11:03:55 -07001294 struct dio_cfg *cfg = &gpio_cfg[board_type].dio_cfg[i];
1295 char arg[10];
1296
1297 sprintf(arg, "dio%d", i);
1298 if (!hwconfig(arg))
1299 continue;
1300 if (hwconfig_subarg_cmp(arg, "mode", "pwm") && cfg->pwm_param)
1301 {
1302 char path[48];
1303 sprintf(path, "/soc/aips-bus@02000000/pwm@%08x",
1304 0x02080000 + (0x4000 * (cfg->pwm_param - 1)));
1305 printf(" Enabling pwm%d for DIO%d\n",
1306 cfg->pwm_param, i);
1307 ft_enable_path(blob, path);
1308 }
1309 }
1310
Tim Harvey147b5762016-05-24 11:03:59 -07001311 /* remove no-1-8-v if UHS-I support is present */
1312 if (gpio_cfg[board_type].usd_vsel) {
1313 debug("Enabling UHS-I support\n");
1314 ft_delprop_path(blob, "/soc/aips-bus@02100000/usdhc@02198000",
1315 "no-1-8-v");
1316 }
1317
Tim Harveybfb240a2016-06-17 06:10:41 -07001318#if defined(CONFIG_CMD_PCI)
Simon Glass64b723f2017-08-03 12:22:12 -06001319 if (!env_get("nopcifixup"))
Tim Harveybfb240a2016-06-17 06:10:41 -07001320 ft_board_pci_fixup(blob, bd);
1321#endif
1322
Tim Harvey6944ccf2015-04-08 12:54:53 -07001323 /*
Tim Harvey552c3582014-03-06 07:46:30 -08001324 * Peripheral Config:
1325 * remove nodes by alias path if EEPROM config tells us the
1326 * peripheral is not loaded on the board.
1327 */
Simon Glass64b723f2017-08-03 12:22:12 -06001328 if (env_get("fdt_noconfig")) {
Tim Harvey0da2c522014-08-07 22:35:45 -07001329 puts(" Skiping periperhal config (fdt_noconfig defined)\n");
Simon Glass2aec3cc2014-10-23 18:58:47 -06001330 return 0;
Tim Harvey0da2c522014-08-07 22:35:45 -07001331 }
1332 cfg = econfig;
1333 while (cfg->name) {
1334 if (!test_bit(cfg->bit, info->config)) {
1335 fdt_del_node_and_alias(blob, cfg->dtalias ?
1336 cfg->dtalias : cfg->name);
1337 }
1338 cfg++;
Tim Harvey552c3582014-03-06 07:46:30 -08001339 }
Simon Glass2aec3cc2014-10-23 18:58:47 -06001340
1341 return 0;
Tim Harvey552c3582014-03-06 07:46:30 -08001342}
Robert P. J. Day3c757002016-05-19 15:23:12 -04001343#endif /* CONFIG_OF_BOARD_SETUP */
Tim Harvey552c3582014-03-06 07:46:30 -08001344
Tim Harvey67ed7922015-05-08 18:28:29 -07001345static struct mxc_serial_platdata ventana_mxc_serial_plat = {
1346 .reg = (struct mxc_uart *)UART2_BASE,
1347};
1348
1349U_BOOT_DEVICE(ventana_serial) = {
1350 .name = "serial_mxc",
1351 .platdata = &ventana_mxc_serial_plat,
1352};