blob: 3d9850023ddcf669f1f4c53fe265ced30aa49fa9 [file] [log] [blame]
wdenk64519362004-07-11 17:40:54 +00001/*
wdenka5948882005-03-27 23:41:39 +00002 * (C) Copyright 2003-2005
wdenk64519362004-07-11 17:40:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkc98368a2006-07-19 17:52:30 +02005 * (C) Copyright 2004-2006
wdenk64519362004-07-11 17:40:54 +00006 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
wdenk64519362004-07-11 17:40:54 +000030/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
Wolfgang Denk99753142006-07-21 11:16:34 +020035#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
wdenk64519362004-07-11 17:40:54 +000039
Wolfgang Denk9018bc92006-08-18 23:27:33 +020040/* On a Cameron or on a FO300 board or ... */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020041#if !defined(CONFIG_CAM5200) && !defined(CONFIG_FO300)
Wolfgang Denk99753142006-07-21 11:16:34 +020042#define CONFIG_STK52XX 1 /* ... on a STK52XX board */
43#endif
44
45#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk64519362004-07-11 17:40:54 +000046
Wolfgang Denk70df7bc2007-06-22 23:59:00 +020047#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
Wolfgang Denk99753142006-07-21 11:16:34 +020048#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk64519362004-07-11 17:40:54 +000049
wdenk64519362004-07-11 17:40:54 +000050/*
51 * Serial console configuration
52 */
Wolfgang Denk99753142006-07-21 11:16:34 +020053#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
54#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
wdenk64519362004-07-11 17:40:54 +000055#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
56
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020057#ifdef CONFIG_FO300
58#define CFG_DEVICE_NULLDEV 1 /* enable null device */
59#define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
60#define CONFIG_BOARD_EARLY_INIT_F 1 /* used to detect S1 switch position */
Bartlomiej Sieka9d47ad42006-08-22 10:38:18 +020061#define CONFIG_USB_BIN_FIXUP 1 /* for a buggy USB device */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020062#if 0
63#define FO300_SILENT_CONSOLE_WHEN_S1_CLOSED 1 /* silent console on PSC1 when S1 */
64 /* switch is closed */
65#endif
66
67#undef FO300_SILENT_CONSOLE_WHEN_S1_CLOSED /* silent console on PSC1 when S1 */
68 /* switch is open */
Wolfgang Denk9018bc92006-08-18 23:27:33 +020069#endif /* CONFIG_FO300 */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +020070
wdenkdc130442004-12-12 22:06:17 +000071#ifdef CONFIG_STK52XX
72#define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
73#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
74#define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
75#define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
76#define CONFIG_BOARD_EARLY_INIT_R
77#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +000078
wdenk64519362004-07-11 17:40:54 +000079/*
80 * PCI Mapping:
81 * 0x40000000 - 0x4fffffff - PCI Memory
82 * 0x50000000 - 0x50ffffff - PCI IO Space
83 */
wdenkdc130442004-12-12 22:06:17 +000084#ifdef CONFIG_STK52XX
85#define CONFIG_PCI 1
wdenk64519362004-07-11 17:40:54 +000086#define CONFIG_PCI_PNP 1
wdenk79cf7572004-08-28 21:09:14 +000087/* #define CONFIG_PCI_SCAN_SHOW 1 */
wdenk64519362004-07-11 17:40:54 +000088
89#define CONFIG_PCI_MEM_BUS 0x40000000
90#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
91#define CONFIG_PCI_MEM_SIZE 0x10000000
92
93#define CONFIG_PCI_IO_BUS 0x50000000
94#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
95#define CONFIG_PCI_IO_SIZE 0x01000000
96
97#define CONFIG_NET_MULTI 1
Wolfgang Denk3f2f9dd2006-06-16 16:11:34 +020098#define CONFIG_EEPRO100 1
wdenk64519362004-07-11 17:40:54 +000099#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
100#define CONFIG_NS8382X 1
wdenk61c636e2005-03-31 18:42:15 +0000101#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +0000102
wdenka5948882005-03-27 23:41:39 +0000103/*
104 * Video console
105 */
Wolfgang Denk99753142006-07-21 11:16:34 +0200106#ifndef CONFIG_TQM5200S /* No graphics controller on TQM5200S */
wdenka5948882005-03-27 23:41:39 +0000107#define CONFIG_VIDEO
108#define CONFIG_VIDEO_SM501
109#define CONFIG_VIDEO_SM501_32BPP
110#define CONFIG_CFB_CONSOLE
111#define CONFIG_VIDEO_LOGO
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200112
113#ifndef CONFIG_FO300
wdenka5948882005-03-27 23:41:39 +0000114#define CONFIG_CONSOLE_EXTRA_INFO
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200115#else
116#define CONFIG_VIDEO_BMP_LOGO
117#endif
118
119#define CONFIG_VGA_AS_SINGLE_DEVICE
wdenka5948882005-03-27 23:41:39 +0000120#define CONFIG_VIDEO_SW_CURSOR
121#define CONFIG_SPLASH_SCREEN
wdenk61c636e2005-03-31 18:42:15 +0000122#define CFG_CONSOLE_IS_IN_ENV
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200123#endif /* #ifndef CONFIG_TQM5200S */
wdenk64519362004-07-11 17:40:54 +0000124
wdenk64519362004-07-11 17:40:54 +0000125
126/* Partitions */
wdenk8d3d9ed2005-03-16 16:32:26 +0000127#define CONFIG_MAC_PARTITION
wdenk64519362004-07-11 17:40:54 +0000128#define CONFIG_DOS_PARTITION
wdenka5948882005-03-27 23:41:39 +0000129#define CONFIG_ISO_PARTITION
wdenk64519362004-07-11 17:40:54 +0000130
131/* USB */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200132#if defined(CONFIG_STK52XX) || defined(CONFIG_FO300)
Markus Klotzbuecher43c8b312006-11-27 11:44:58 +0100133#define CONFIG_USB_OHCI_NEW
wdenk64519362004-07-11 17:40:54 +0000134#define CONFIG_USB_STORAGE
Wolfgang Denk56cbd022007-08-12 14:27:39 +0200135#define CONFIG_CMD_FAT
136#define CONFIG_CMD_USB
Markus Klotzbuecher661ffe52006-11-27 11:43:09 +0100137
138#undef CFG_USB_OHCI_BOARD_INIT
139#define CFG_USB_OHCI_CPU_INIT
140#define CFG_USB_OHCI_REGS_BASE MPC5XXX_USB
141#define CFG_USB_OHCI_SLOT_NAME "mpc5200"
142#define CFG_USB_OHCI_MAX_ROOT_PORTS 15
143
wdenk64519362004-07-11 17:40:54 +0000144#endif
145
Wolfgang Denk641e3572006-07-22 01:20:03 +0200146#ifndef CONFIG_CAM5200
wdenk64519362004-07-11 17:40:54 +0000147/* POST support */
148#define CONFIG_POST (CFG_POST_MEMORY | \
149 CFG_POST_CPU | \
150 CFG_POST_I2C)
Wolfgang Denk99753142006-07-21 11:16:34 +0200151#endif
wdenk64519362004-07-11 17:40:54 +0000152
153#ifdef CONFIG_POST
wdenk64519362004-07-11 17:40:54 +0000154/* preserve space for the post_word at end of on-chip SRAM */
155#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
wdenk64519362004-07-11 17:40:54 +0000156#endif
157
wdenk64519362004-07-11 17:40:54 +0000158
159/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500160 * BOOTP options
161 */
162#define CONFIG_BOOTP_BOOTFILESIZE
163#define CONFIG_BOOTP_BOOTPATH
164#define CONFIG_BOOTP_GATEWAY
165#define CONFIG_BOOTP_HOSTNAME
166
wdenk64519362004-07-11 17:40:54 +0000167
168/*
Jon Loeligeredccb462007-07-04 22:30:50 -0500169 * Command line configuration.
wdenk64519362004-07-11 17:40:54 +0000170 */
Jon Loeligeredccb462007-07-04 22:30:50 -0500171#include <config_cmd_default.h>
wdenk64519362004-07-11 17:40:54 +0000172
Jon Loeligeredccb462007-07-04 22:30:50 -0500173#define CONFIG_CMD_ASKENV
174#define CONFIG_CMD_DATE
175#define CONFIG_CMD_DHCP
176#define CONFIG_CMD_EEPROM
177#define CONFIG_CMD_I2C
178#define CONFIG_CMD_JFFS2
179#define CONFIG_CMD_MII
180#define CONFIG_CMD_NFS
181#define CONFIG_CMD_PING
Jon Loeligeredccb462007-07-04 22:30:50 -0500182#define CONFIG_CMD_REGINFO
183#define CONFIG_CMD_SNTP
184#define CONFIG_CMD_BSP
wdenk64519362004-07-11 17:40:54 +0000185
Jon Loeligeredccb462007-07-04 22:30:50 -0500186#ifdef CONFIG_VIDEO
187 #define CONFIG_CMD_BMP
188#endif
189
190#ifdef CONFIG_PCI
191#define CONFIG_CMD_CMD_PCI
192#endif
193
194#if defined(CONFIG_MINIFAP) || defined(CONFIG_STK52XX) || defined(CONFIG_FO300)
195 #define CONFIG_CMD_IDE
196 #define CONFIG_CMD_FAT
197 #define CONFIG_CMD_EXT2
198#endif
199
200#if defined(CONFIG_STK52XX) || defined(CONFIG_FO300)
201 #define CONFIG_CFG_USB
202 #define CONFIG_CFG_FAT
203#endif
204
Jon Loeligerb5777d12007-07-08 17:02:01 -0500205#ifdef CONFIG_POST
206 #define CONFIG_CMD_DIAG
207#endif
208
wdenk64519362004-07-11 17:40:54 +0000209
wdenk99408ba2005-02-24 22:44:16 +0000210#define CONFIG_TIMESTAMP /* display image timestamps */
211
Wolfgang Denk99753142006-07-21 11:16:34 +0200212#if (TEXT_BASE != 0xFFF00000)
213# define CFG_LOWBOOT 1 /* Boot low */
wdenk64519362004-07-11 17:40:54 +0000214#endif
215
216/*
217 * Autobooting
218 */
219#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
220
wdenk7dd13292004-07-11 20:04:51 +0000221#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk7af96802006-07-26 10:33:37 +0200222 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk64519362004-07-11 17:40:54 +0000223 "echo"
224
225#undef CONFIG_BOOTARGS
226
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100227#if defined(CONFIG_TQM5200_B) && !defined(CFG_LOWBOOT)
228# define ENV_UPDT \
229 "update=protect off FFF00000 +${filesize};" \
230 "erase FFF00000 +${filesize};" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200231 "cp.b 200000 FFF00000 ${filesize};" \
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100232 "protect on FFF00000 +${filesize}\0"
233#else /* default lowboot configuration */
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200234# define ENV_UPDT \
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100235 "update=protect off FC000000 +${filesize};" \
236 "erase FC000000 +${filesize};" \
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200237 "cp.b 200000 FC000000 ${filesize};" \
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100238 "protect on FC000000 +${filesize}\0"
239#endif
Wolfgang Denk99753142006-07-21 11:16:34 +0200240
Reinhard Thiesb31c0672007-01-10 14:41:14 +0100241#ifndef CONFIG_CAM5200
242#define CUSTOM_ENV_SETTINGS \
243 "bootfile=/tftpboot/tqm5200/uImage\0" \
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +0200244 "bootfile_fdt=/tftpboot/tqm5200/uImage_fdt\0" \
245 "fdt_file=/tftpboot/tqm5200/tqm5200.dtb\0" \
Reinhard Thiesb31c0672007-01-10 14:41:14 +0100246 "u-boot=/tftpboot/tqm5200/u-boot.bin\0"
247#else
Wolfgang Denk70df7bc2007-06-22 23:59:00 +0200248#define CUSTOM_ENV_SETTINGS \
Reinhard Thiesb31c0672007-01-10 14:41:14 +0100249 "bootfile=cam5200/uImage\0" \
250 "u-boot=cam5200/u-boot.bin\0" \
251 "setup=tftp 200000 cam5200/setup.img; autoscr 200000\0"
252#endif
253
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200254#define CONFIG_EXTRA_ENV_SETTINGS \
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +0200255 "console=ttyS0\0" \
256 "kernel_addr=200000\0" \
257 "fdt_addr=400000\0" \
258 "hostname=tqm5200\0" \
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200259 "netdev=eth0\0" \
260 "rootpath=/opt/eldk/ppc_6xx\0" \
261 "ramargs=setenv bootargs root=/dev/ram rw\0" \
262 "nfsargs=setenv bootargs root=/dev/nfs rw " \
263 "nfsroot=${serverip}:${rootpath}\0" \
264 "addip=setenv bootargs ${bootargs} " \
265 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
266 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200267 "addcons=setenv bootargs ${bootargs} " \
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +0200268 "console=${console},${baudrate}\0" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200269 "flash_self=run ramargs addip addcons;" \
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200270 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk99753142006-07-21 11:16:34 +0200271 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200272 "bootm ${kernel_addr}\0" \
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +0200273 "net_nfs=tftp ${kernel_addr} ${bootfile};" \
274 "run nfsargs addip addcons;bootm\0" \
275 "net_nfs_fdt=tftp ${kernel_addr} ${bootfile_fdt};" \
276 "tftp ${fdt_addr} ${fdt_file};setenv console ttyPSC0;" \
277 "run nfsargs addip addcons;" \
278 "bootm ${kernel_addr} - ${fdt_addr}\0" \
Reinhard Thiesb31c0672007-01-10 14:41:14 +0100279 CUSTOM_ENV_SETTINGS \
Wolfgang Denk99753142006-07-21 11:16:34 +0200280 "load=tftp 200000 ${u-boot}\0" \
281 ENV_UPDT \
wdenkdc130442004-12-12 22:06:17 +0000282 ""
wdenk64519362004-07-11 17:40:54 +0000283
284#define CONFIG_BOOTCOMMAND "run net_nfs"
285
286/*
287 * IPB Bus clocking configuration.
288 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200289#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk64519362004-07-11 17:40:54 +0000290
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200291#if defined(CFG_IPBCLK_EQUALS_XLBCLK) && !defined(CONFIG_CAM5200)
wdenk64519362004-07-11 17:40:54 +0000292/*
293 * PCI Bus clocking configuration
294 *
295 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200296 * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock of
297 * 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
wdenk64519362004-07-11 17:40:54 +0000298 */
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200299#define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
wdenk64519362004-07-11 17:40:54 +0000300#endif
301
302/*
303 * I2C configuration
304 */
305#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
wdenka5948882005-03-27 23:41:39 +0000306#ifdef CONFIG_TQM5200_REV100
307#define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
wdenk64519362004-07-11 17:40:54 +0000308#else
wdenka5948882005-03-27 23:41:39 +0000309#define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
wdenk64519362004-07-11 17:40:54 +0000310#endif
311
312/*
313 * I2C clock frequency
314 *
315 * Please notice, that the resulting clock frequency could differ from the
316 * configured value. This is because the I2C clock is derived from system
317 * clock over a frequency divider with only a few divider values. U-boot
318 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
319 * approximation allways lies below the configured value, never above.
320 */
321#define CFG_I2C_SPEED 100000 /* 100 kHz */
322#define CFG_I2C_SLAVE 0x7F
323
324/*
325 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
326 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
327 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
328 * same configuration could be used.
329 */
330#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
331#define CFG_I2C_EEPROM_ADDR_LEN 2
332#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
333#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
334
335/*
336 * HW-Monitor configuration on Mini-FAP
337 */
338#if defined (CONFIG_MINIFAP)
339#define CFG_I2C_HWMON_ADDR 0x2C
340#endif
341
342/* List of I2C addresses to be verified by POST */
wdenk64519362004-07-11 17:40:54 +0000343#if defined (CONFIG_MINIFAP)
344#undef I2C_ADDR_LIST
345#define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
346 CFG_I2C_HWMON_ADDR, \
347 CFG_I2C_SLAVE }
348#endif
349
350/*
351 * Flash configuration
352 */
Wolfgang Denk5591d9e2006-07-19 18:01:38 +0200353#define CFG_FLASH_BASE 0xFC000000
wdenk64519362004-07-11 17:40:54 +0000354
Marian Balakowicz4b7e4562007-01-10 00:26:15 +0100355#if defined(CONFIG_CAM5200) && defined(CONFIG_CAM5200_NIOSFLASH)
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200356#define CFG_MAX_FLASH_BANKS 2 /* max num of flash banks
357 (= chip selects) */
358#define CFG_FLASH_WORD_SIZE unsigned int /* main flash device with */
359#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
360#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
361
362#define CFG_FLASH_ADDR0 0x555
363#define CFG_FLASH_ADDR1 0x2AA
364#define CFG_FLASH_2ND_16BIT_DEV 1 /* NIOS flash is a 16bit device */
365#define CFG_MAX_FLASH_SECT 128
Marian Balakowicz4b7e4562007-01-10 00:26:15 +0100366#else
367/* use CFI flash driver */
368#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
369#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
370#define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
371#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
372 (= chip selects) */
373#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
374#endif
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200375
wdenkdc130442004-12-12 22:06:17 +0000376#define CFG_FLASH_EMPTY_INFO
wdenka5948882005-03-27 23:41:39 +0000377#define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
Wolfgang Denk0d8e1dc2006-07-18 17:44:19 +0200378#define CFG_FLASH_USE_BUFFER_WRITE 1
wdenk64519362004-07-11 17:40:54 +0000379
Wolfgang Denk641e3572006-07-22 01:20:03 +0200380#if defined (CONFIG_CAM5200)
Wolfgang Denk99753142006-07-21 11:16:34 +0200381# define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
382#elif defined(CONFIG_TQM5200_B)
383# define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00080000)
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200384#else
Wolfgang Denk99753142006-07-21 11:16:34 +0200385# define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
386#endif
387
Wolfgang Denkcc1850e2005-08-23 22:27:41 +0200388/* Dynamic MTD partition support */
389#define CONFIG_JFFS2_CMDLINE
390#define MTDIDS_DEFAULT "nor0=TQM5200-0"
Wolfgang Denk99753142006-07-21 11:16:34 +0200391
392#ifdef CONFIG_STK52XX
393# if defined(CONFIG_TQM5200_B)
394# if defined(CFG_LOWBOOT)
395# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:1m(firmware)," \
396 "1536k(kernel)," \
397 "3584k(small-fs)," \
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200398 "2m(initrd)," \
Wolfgang Denk99753142006-07-21 11:16:34 +0200399 "8m(misc)," \
400 "16m(big-fs)"
401# else /* highboot */
402# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:2560k(kernel)," \
403 "3584k(small-fs)," \
404 "2m(initrd)," \
405 "8m(misc)," \
406 "15m(big-fs)," \
407 "1m(firmware)"
408# endif /* CFG_LOWBOOT */
409# else /* !CONFIG_TQM5200_B */
410# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
Wolfgang Denkcc1850e2005-08-23 22:27:41 +0200411 "1408k(kernel)," \
412 "2m(initrd)," \
413 "4m(small-fs)," \
Wolfgang Denk99753142006-07-21 11:16:34 +0200414 "8m(misc)," \
415 "16m(big-fs)"
416# endif /* CONFIG_TQM5200_B */
Wolfgang Denk641e3572006-07-22 01:20:03 +0200417#elif defined (CONFIG_CAM5200)
Wolfgang Denk99753142006-07-21 11:16:34 +0200418# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:768k(firmware)," \
419 "1792k(kernel)," \
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200420 "5632k(rootfs)," \
421 "24m(home)"
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200422#elif defined (CONFIG_FO300)
423# define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
424 "1408k(kernel)," \
425 "2m(initrd)," \
426 "4m(small-fs)," \
427 "8m(misc)," \
428 "16m(big-fs)"
Wolfgang Denk99753142006-07-21 11:16:34 +0200429#else
430# error "Unknown Carrier Board"
431#endif /* CONFIG_STK52XX */
wdenk64519362004-07-11 17:40:54 +0000432
433/*
434 * Environment settings
435 */
436#define CFG_ENV_IS_IN_FLASH 1
Wolfgang Denk99753142006-07-21 11:16:34 +0200437#define CFG_ENV_SIZE 0x4000 /* 16 k - keep small for fast booting */
Wolfgang Denk0129dcd2006-11-23 22:58:58 +0100438#if defined(CONFIG_TQM5200_B) || defined (CONFIG_CAM5200)
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200439#define CFG_ENV_SECT_SIZE 0x40000
440#else
wdenk64519362004-07-11 17:40:54 +0000441#define CFG_ENV_SECT_SIZE 0x20000
Wolfgang Denk99753142006-07-21 11:16:34 +0200442#endif /* CONFIG_TQM5200_B */
wdenk8d3d9ed2005-03-16 16:32:26 +0000443#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200444#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
wdenk64519362004-07-11 17:40:54 +0000445
446/*
447 * Memory map
448 */
449#define CFG_MBAR 0xF0000000
450#define CFG_SDRAM_BASE 0x00000000
451#define CFG_DEFAULT_MBAR 0x80000000
452
453/* Use ON-Chip SRAM until RAM will be available */
454#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
455#ifdef CONFIG_POST
456/* preserve space for the post_word at end of on-chip SRAM */
457#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
458#else
459#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
460#endif
461
462
463#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
464#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
465#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
466
wdenk8d3d9ed2005-03-16 16:32:26 +0000467#define CFG_MONITOR_BASE TEXT_BASE
wdenk64519362004-07-11 17:40:54 +0000468#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
469# define CFG_RAMBOOT 1
470#endif
471
Wolfgang Denk641e3572006-07-22 01:20:03 +0200472#if defined (CONFIG_CAM5200)
Wolfgang Denk99753142006-07-21 11:16:34 +0200473# define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
474#elif defined(CONFIG_TQM5200_B)
475# define CFG_MONITOR_LEN (512 << 10) /* Reserve 512 kB for Monitor */
Wolfgang Denkc98368a2006-07-19 17:52:30 +0200476#else
Wolfgang Denk99753142006-07-21 11:16:34 +0200477# define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
478#endif
479
480#define CFG_MALLOC_LEN (1024 << 10) /* Reserve 1024 kB for malloc() */
wdenk64519362004-07-11 17:40:54 +0000481#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
482
483/*
484 * Ethernet configuration
485 */
486#define CONFIG_MPC5xxx_FEC 1
487/*
488 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
489 */
490/* #define CONFIG_FEC_10MBIT 1 */
491#define CONFIG_PHY_ADDR 0x00
492
493/*
494 * GPIO configuration
495 *
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200496 * use CS1: Bit 0 (mask: 0x80000000):
497 * 1 -> Pin gpio_wkup_6 as second SDRAM chip select (mem_cs1).
wdenk64519362004-07-11 17:40:54 +0000498 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200499 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
500 * SPI on PSC3 according to PSC3 setting. Use for CAM5200.
501 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
502 * Use for REV200 STK52XX boards and FO300 boards. Do not use
503 * with REV100 modules (because, there I2C1 is used as I2C bus).
504 * use ATA: Bits 6-7 (mask 0x03000000):
505 * 00 -> No ATA chip selects, csb_4/5 used as normal chip selects.
506 * Use for CAM5200 board.
507 * 01 -> ATA cs0/1 on csb_4/5. Use for the remaining boards.
508 * use PSC6: Bits 9-11 (mask 0x00700000):
509 * 000 -> use PSC6_0 to PSC6_3 as GPIO, PSC6 could not be used as
510 * UART, CODEC or IrDA.
511 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to
512 * enable extended POST tests.
513 * Use for MINI-FAP and TQM5200_IB boards.
514 * 101 -> use PSC6 as UART. Pins PSC6_0 to PSC6_3 are used.
515 * Extended POST test is not available.
516 * Use for STK52xx, FO300 and CAM5200 boards.
517 * use PCI_DIS: Bit 16 (mask 0x00008000):
518 * 1 -> disable PCI controller (on CAM5200 board).
519 * use USB: Bits 18-19 (mask 0x00003000):
520 * 10 -> two UARTs (on FO300 and CAM5200).
521 * use PSC3: Bits 20-23 (mask: 0x00000f00):
522 * 0000 -> All PSC3 pins are GPIOs.
523 * 1100 -> UART/SPI (on FO300 board).
524 * 0100 -> UART (on CAM5200 board).
525 * use PSC2: Bits 25:27 (mask: 0x00000030):
526 * 000 -> All PSC2 pins are GPIOs.
527 * 100 -> UART (on CAM5200 board).
528 * 001 -> CAN1/2 on PSC2 pins.
529 * Use for REV100 STK52xx boards
530 * 01x -> Use AC97 (on FO300 board).
531 * use PSC1: Bits 29-31 (mask: 0x00000007):
532 * 100 -> UART (on all boards).
wdenk64519362004-07-11 17:40:54 +0000533 */
534#if defined (CONFIG_MINIFAP)
wdenka5948882005-03-27 23:41:39 +0000535# define CFG_GPS_PORT_CONFIG 0x91000004
wdenkdc130442004-12-12 22:06:17 +0000536#elif defined (CONFIG_STK52XX)
wdenk61c636e2005-03-31 18:42:15 +0000537# if defined (CONFIG_STK52XX_REV100)
538# define CFG_GPS_PORT_CONFIG 0x81500014
539# else /* STK52xx REV200 and above */
540# if defined (CONFIG_TQM5200_REV100)
541# error TQM5200 REV100 not supported on STK52XX REV200 or above
542# else/* TQM5200 REV200 and above */
543# define CFG_GPS_PORT_CONFIG 0x91500004
544# endif
wdenka5948882005-03-27 23:41:39 +0000545# endif
Marian Balakowiczbcb0cca2006-08-18 19:14:46 +0200546#elif defined (CONFIG_FO300)
547# define CFG_GPS_PORT_CONFIG 0x91502c24
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200548#elif defined (CONFIG_CAM5200)
549# define CFG_GPS_PORT_CONFIG 0x8050A444
wdenk61c636e2005-03-31 18:42:15 +0000550#else /* TMQ5200 Inbetriebnahme-Board */
wdenka5948882005-03-27 23:41:39 +0000551# define CFG_GPS_PORT_CONFIG 0x81000004
wdenk64519362004-07-11 17:40:54 +0000552#endif
553
554/*
555 * RTC configuration
556 */
Wolfgang Denk09f940b2005-08-18 11:51:12 +0200557#if defined (CONFIG_STK52XX) && !defined (CONFIG_STK52XX_REV100)
558# define CONFIG_RTC_M41T11 1
559# define CFG_I2C_RTC_ADDR 0x68
Wolfgang Denk8362ea42006-07-19 14:44:03 +0200560# define CFG_M41T11_BASE_YEAR 1900 /* because Linux uses the same base
561 year */
Wolfgang Denk09f940b2005-08-18 11:51:12 +0200562#else
563# define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
564#endif
wdenk64519362004-07-11 17:40:54 +0000565
566/*
567 * Miscellaneous configurable options
568 */
569#define CFG_LONGHELP /* undef to save memory */
570#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Wolfgang Denk99753142006-07-21 11:16:34 +0200571
Wolfgang Denk274bac52006-10-28 02:29:14 +0200572#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Wolfgang Denk99753142006-07-21 11:16:34 +0200573#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
574#define CFG_PROMPT_HUSH_PS2 "> "
575
Jon Loeligeredccb462007-07-04 22:30:50 -0500576#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
577#if defined(CONFIG_CMD_KGDB)
578#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
579#endif
580
581#if defined(CONFIG_CMD_KGDB)
wdenk64519362004-07-11 17:40:54 +0000582#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
583#else
584#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
585#endif
586#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
587#define CFG_MAXARGS 16 /* max number of command args */
588#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
589
590/* Enable an alternate, more extensive memory test */
591#define CFG_ALT_MEMTEST
592
593#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
594#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
595
596#define CFG_LOAD_ADDR 0x100000 /* default load address */
597
598#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
599
600/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500601 * Enable loopw command.
wdenk64519362004-07-11 17:40:54 +0000602 */
603#define CONFIG_LOOPW
604
605/*
606 * Various low-level settings
607 */
608#if defined(CONFIG_MPC5200)
609#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
610#define CFG_HID0_FINAL HID0_ICE
611#else
612#define CFG_HID0_INIT 0
613#define CFG_HID0_FINAL 0
614#endif
615
616#define CFG_BOOTCS_START CFG_FLASH_BASE
617#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200618#ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
wdenk64519362004-07-11 17:40:54 +0000619#define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
620#else
621#define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
622#endif
623#define CFG_CS0_START CFG_FLASH_BASE
624#define CFG_CS0_SIZE CFG_FLASH_SIZE
625
wdenkdc130442004-12-12 22:06:17 +0000626#define CONFIG_LAST_STAGE_INIT
wdenkdc130442004-12-12 22:06:17 +0000627
wdenk64519362004-07-11 17:40:54 +0000628/*
629 * SRAM - Do not map below 2 GB in address space, because this area is used
630 * for SDRAM autosizing.
631 */
wdenk64519362004-07-11 17:40:54 +0000632#define CFG_CS2_START 0xE5000000
wdenkdc130442004-12-12 22:06:17 +0000633#define CFG_CS2_SIZE 0x100000 /* 1 MByte */
wdenk64519362004-07-11 17:40:54 +0000634#define CFG_CS2_CFG 0x0004D930
wdenk64519362004-07-11 17:40:54 +0000635
636/*
637 * Grafic controller - Do not map below 2 GB in address space, because this
638 * area is used for SDRAM autosizing.
639 */
wdenka5948882005-03-27 23:41:39 +0000640#define SM501_FB_BASE 0xE0000000
641#define CFG_CS1_START (SM501_FB_BASE)
wdenk64519362004-07-11 17:40:54 +0000642#define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
wdenkda54bc92004-08-04 21:56:49 +0000643#define CFG_CS1_CFG 0x8F48FF70
wdenk64519362004-07-11 17:40:54 +0000644#define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
wdenk64519362004-07-11 17:40:54 +0000645
646#define CFG_CS_BURST 0x00000000
wdenka5948882005-03-27 23:41:39 +0000647#define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
wdenk64519362004-07-11 17:40:54 +0000648
Marian Balakowiczcfae4892006-10-03 20:28:38 +0200649#if defined(CONFIG_CAM5200)
650#define CFG_CS4_START 0xB0000000
651#define CFG_CS4_SIZE 0x00010000
652#define CFG_CS4_CFG 0x01019C10
653
654#define CFG_CS5_START 0xD0000000
655#define CFG_CS5_SIZE 0x01208000
656#define CFG_CS5_CFG 0x1414BF10
657#endif
658
wdenk64519362004-07-11 17:40:54 +0000659#define CFG_RESET_ADDRESS 0xff000000
660
661/*-----------------------------------------------------------------------
662 * USB stuff
663 *-----------------------------------------------------------------------
664 */
665#define CONFIG_USB_CLOCK 0x0001BBBB
666#define CONFIG_USB_CONFIG 0x00001000
667
668/*-----------------------------------------------------------------------
669 * IDE/ATA stuff Supports IDE harddisk
670 *-----------------------------------------------------------------------
671 */
672
wdenk7dd13292004-07-11 20:04:51 +0000673#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
wdenk64519362004-07-11 17:40:54 +0000674
wdenk7dd13292004-07-11 20:04:51 +0000675#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
676#undef CONFIG_IDE_LED /* LED for ide not supported */
wdenk64519362004-07-11 17:40:54 +0000677
wdenk7dd13292004-07-11 20:04:51 +0000678#define CONFIG_IDE_RESET /* reset for ide supported */
wdenk64519362004-07-11 17:40:54 +0000679#define CONFIG_IDE_PREINIT
680
681#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenka5948882005-03-27 23:41:39 +0000682#define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
wdenk64519362004-07-11 17:40:54 +0000683
684#define CFG_ATA_IDE0_OFFSET 0x0000
685
686#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
687
688/* Offset for data I/O */
689#define CFG_ATA_DATA_OFFSET (0x0060)
690
691/* Offset for normal register accesses */
692#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
693
694/* Offset for alternate registers */
695#define CFG_ATA_ALT_OFFSET (0x005C)
696
wdenk7dd13292004-07-11 20:04:51 +0000697/* Interval between registers */
698#define CFG_ATA_STRIDE 4
wdenk64519362004-07-11 17:40:54 +0000699
Bartlomiej Sieka7a432ce2007-06-08 14:52:22 +0200700/*-----------------------------------------------------------------------
701 * Open firmware flat tree support
702 *-----------------------------------------------------------------------
703 */
704#define CONFIG_OF_FLAT_TREE 1
705#define CONFIG_OF_BOARD_SETUP 1
706
707/* maximum size of the flat tree (8K) */
708#define OF_FLAT_TREE_MAX_SIZE 8192
709#define OF_CPU "PowerPC,5200@0"
710#define OF_SOC "soc5200@f0000000"
711#define OF_TBCLK (bd->bi_busfreq / 4)
712#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
713
wdenk64519362004-07-11 17:40:54 +0000714#endif /* __CONFIG_H */