blob: 25221e3c55ccedf8b8f1d8102a88f2e45a9d909f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03002/*
3 * board/renesas/silk/silk.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +03007 */
8
9#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060010#include <env.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030011#include <malloc.h>
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +090012#include <dm.h>
13#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060014#include <env_internal.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030015#include <asm/processor.h>
16#include <asm/mach-types.h>
17#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090018#include <linux/errno.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030019#include <asm/arch/sys_proto.h>
20#include <asm/gpio.h>
21#include <asm/arch/rmobile.h>
22#include <asm/arch/rcar-mstp.h>
23#include <asm/arch/mmc.h>
Vladimir Barinovc5951332015-02-24 18:55:46 +020024#include <asm/arch/sh_sdhi.h>
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030025#include <netdev.h>
26#include <miiphy.h>
27#include <i2c.h>
28#include <div64.h>
29#include "qos.h"
30
31DECLARE_GLOBAL_DATA_PTR;
32
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030033void s_init(void)
34{
35 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
36 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
37
38 /* Watchdog init */
39 writel(0xA5A5A500, &rwdt->rwtcsra);
40 writel(0xA5A5A500, &swdt->swtcsra);
41
42 /* QoS */
43 qos_init();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030044}
45
Marek Vasut52e0ee32018-04-21 16:19:56 +020046#define TMU0_MSTP125 BIT(25)
47#define MMC0_MSTP315 BIT(15)
Vladimir Barinovc5951332015-02-24 18:55:46 +020048
49#define SD1CKCR 0xE6150078
Marek Vasut52e0ee32018-04-21 16:19:56 +020050#define SD_97500KHZ 0x7
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030051
52int board_early_init_f(void)
53{
54 /* TMU */
55 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
56
Marek Vasut52e0ee32018-04-21 16:19:56 +020057 /* Set SD1 to the 97.5MHz */
58 writel(SD_97500KHZ, SD1CKCR);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030059
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030060 return 0;
61}
62
Marek Vasut52e0ee32018-04-21 16:19:56 +020063#define ETHERNET_PHY_RESET 56 /* GPIO 1 24 */
64
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030065int board_init(void)
66{
67 /* adress of boot parameters */
68 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
69
Marek Vasut52e0ee32018-04-21 16:19:56 +020070 /* Force ethernet PHY out of reset */
71 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
72 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030073 mdelay(20);
Marek Vasut52e0ee32018-04-21 16:19:56 +020074 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030075 udelay(1);
76
77 return 0;
78}
79
Marek Vasut52e0ee32018-04-21 16:19:56 +020080int dram_init(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030081{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053082 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasut52e0ee32018-04-21 16:19:56 +020083 return -EINVAL;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030084
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030085 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030086}
87
Marek Vasut52e0ee32018-04-21 16:19:56 +020088int dram_init_banksize(void)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030089{
Marek Vasut52e0ee32018-04-21 16:19:56 +020090 fdtdec_setup_memory_banksize();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030091
Marek Vasut52e0ee32018-04-21 16:19:56 +020092 return 0;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +030093}
94
Marek Vasut52e0ee32018-04-21 16:19:56 +020095/* porter has KSZ8041RNLI */
96#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +010097#define PHY_LED_MODE 0xC000
Marek Vasut52e0ee32018-04-21 16:19:56 +020098#define PHY_LED_MODE_ACK 0x4000
99int board_phy_config(struct phy_device *phydev)
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300100{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200101 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
102 ret &= ~PHY_LED_MODE;
103 ret |= PHY_LED_MODE_ACK;
104 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300105
106 return 0;
107}
108
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300109void reset_cpu(ulong addr)
110{
Marek Vasut52e0ee32018-04-21 16:19:56 +0200111 struct udevice *dev;
112 const u8 pmic_bus = 1;
Marek Vasutfbea8812018-04-22 04:44:05 +0200113 const u8 pmic_addr = 0x5a;
Marek Vasut52e0ee32018-04-21 16:19:56 +0200114 u8 data;
115 int ret;
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300116
Marek Vasut52e0ee32018-04-21 16:19:56 +0200117 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
118 if (ret)
119 hang();
120
121 ret = dm_i2c_read(dev, 0x13, &data, 1);
122 if (ret)
123 hang();
124
125 data |= BIT(1);
126
127 ret = dm_i2c_write(dev, 0x13, &data, 1);
128 if (ret)
129 hang();
Vladimir Barinovc8c1a3e2015-01-12 19:17:07 +0300130}
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900131
Marek Vasut52e0ee32018-04-21 16:19:56 +0200132enum env_location env_get_location(enum env_operation op, int prio)
133{
134 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsufafe6e92014-12-09 16:20:04 +0900135
Marek Vasut52e0ee32018-04-21 16:19:56 +0200136 /* Block environment access if loaded using JTAG */
137 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
138 (op != ENVOP_INIT))
139 return ENVL_UNKNOWN;
140
141 if (prio)
142 return ENVL_UNKNOWN;
143
144 return ENVL_SPI_FLASH;
145}