blob: 1a472f50d3f11c74e8ea67d29ccb51471f623ac9 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4989f872004-03-14 15:06:13 +00002/*
3 * (C) Copyright 2002
4 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
5 * Marius Groeger <mgroeger@sysgo.de>
6 *
7 * (C) Copyright 2002
8 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
9 *
10 * (C) Copyright 2003
11 * Texas Instruments, <www.ti.com>
12 * Kshitij Gupta <Kshitij@ti.com>
13 *
14 * (C) Copyright 2004
15 * ARM Ltd.
16 * Philippe Robin, <philippe.robin@arm.com>
wdenk4989f872004-03-14 15:06:13 +000017 */
18
19#include <common.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070020#include <cpu_func.h>
Simon Glass11c89f32017-05-17 17:18:03 -060021#include <dm.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060022#include <env.h>
Simon Glass8e16b1e2019-12-28 10:45:05 -070023#include <init.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070024#include <netdev.h>
Linus Walleijaa371bc2011-11-09 06:14:40 +000025#include <asm/io.h>
Linus Walleij616d9a02015-07-27 11:22:48 +020026#include <dm/platform_data/serial_pl01x.h>
Linus Walleij4c08ac02011-11-09 06:15:59 +000027#include "arm-ebi.h"
Linus Walleij6f716fe2011-11-09 06:16:37 +000028#include "integrator-sc.h"
Simon Glass0ffb9d62017-05-31 19:47:48 -060029#include <asm/mach-types.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070030
Wolfgang Denk6405a152006-03-31 18:32:53 +020031DECLARE_GLOBAL_DATA_PTR;
32
Linus Walleij616d9a02015-07-27 11:22:48 +020033static const struct pl01x_serial_platdata serial_platdata = {
34 .base = 0x16000000,
35#ifdef CONFIG_ARCH_CINTEGRATOR
36 .type = TYPE_PL011,
37 .clock = 14745600,
38#else
39 .type = TYPE_PL010,
40 .clock = 0, /* Not used for PL010 */
41#endif
42};
43
44U_BOOT_DEVICE(integrator_serials) = {
45 .name = "serial_pl01x",
46 .platdata = &serial_platdata,
47};
48
wdenk4989f872004-03-14 15:06:13 +000049void peripheral_power_enable (void);
50
51#if defined(CONFIG_SHOW_BOOT_PROGRESS)
52void show_boot_progress(int progress)
53{
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020054 printf("Boot reached stage %d\n", progress);
wdenk4989f872004-03-14 15:06:13 +000055}
56#endif
57
58#define COMP_MODE_ENABLE ((unsigned int)0x0000EAEF)
59
wdenk4989f872004-03-14 15:06:13 +000060/*
61 * Miscellaneous platform dependent initialisations
62 */
63
64int board_init (void)
65{
Linus Walleij4c08ac02011-11-09 06:15:59 +000066 u32 val;
67
wdenk4989f872004-03-14 15:06:13 +000068 /* arch number of Integrator Board */
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020069#ifdef CONFIG_ARCH_CINTEGRATOR
70 gd->bd->bi_arch_number = MACH_TYPE_CINTEGRATOR;
71#else
wdenk767fbd42004-10-10 18:41:04 +000072 gd->bd->bi_arch_number = MACH_TYPE_INTEGRATOR;
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020073#endif
wdenk4989f872004-03-14 15:06:13 +000074
75 /* adress of boot parameters */
76 gd->bd->bi_boot_params = 0x00000100;
77
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020078#ifdef CONFIG_CM_REMAP
79extern void cm_remap(void);
80 cm_remap(); /* remaps writeable memory to 0x00000000 */
81#endif
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020082
Linus Walleij6f716fe2011-11-09 06:16:37 +000083#ifdef CONFIG_ARCH_CINTEGRATOR
84 /*
85 * Flash protection on the Integrator/CP is in a simple register
86 */
87 val = readl(CP_FLASHPROG);
88 val |= (CP_FLASHPROG_FLVPPEN | CP_FLASHPROG_FLWREN);
89 writel(val, CP_FLASHPROG);
90#else
Linus Walleij4c08ac02011-11-09 06:15:59 +000091 /*
Linus Walleij6f716fe2011-11-09 06:16:37 +000092 * The Integrator/AP has some special protection mechanisms
93 * for the external memories, first the External Bus Interface (EBI)
94 * then the system controller (SC).
95 *
Linus Walleij4c08ac02011-11-09 06:15:59 +000096 * The system comes up with the flash memory non-writable and
97 * configuration locked. If we want U-Boot to be used for flash
98 * access we cannot have the flash memory locked.
99 */
100 writel(EBI_UNLOCK_MAGIC, EBI_BASE + EBI_LOCK_REG);
101 val = readl(EBI_BASE + EBI_CSR1_REG);
102 val &= EBI_CSR_WREN_MASK;
103 val |= EBI_CSR_WREN_ENABLE;
104 writel(val, EBI_BASE + EBI_CSR1_REG);
105 writel(0, EBI_BASE + EBI_LOCK_REG);
106
Linus Walleij6f716fe2011-11-09 06:16:37 +0000107 /*
108 * Set up the system controller to remove write protection from
109 * the flash memory and enable Vpp
110 */
111 writel(SC_CTRL_FLASHVPP | SC_CTRL_FLASHWP, SC_CTRLS);
112#endif
113
Simon Glassfbf091b2019-11-14 12:57:36 -0700114 icache_enable();
wdenk4989f872004-03-14 15:06:13 +0000115
wdenk4989f872004-03-14 15:06:13 +0000116 return 0;
117}
118
wdenk4989f872004-03-14 15:06:13 +0000119int misc_init_r (void)
120{
Simon Glass6a38e412017-08-03 12:22:09 -0600121 env_set("verify", "n");
wdenk4989f872004-03-14 15:06:13 +0000122 return (0);
123}
124
Linus Walleijfd042602011-10-23 21:02:03 +0000125/*
126 * The Integrator remaps the Flash memory to 0x00000000 and executes U-Boot
127 * from there, which means we cannot test the RAM underneath the ROM at this
128 * point. It will be unmapped later on, when we are executing from the
129 * relocated in RAM U-Boot. We simply assume that this RAM is usable if the
130 * RAM on higher addresses works fine.
131 */
132#define REMAPPED_FLASH_SZ 0x40000
133
wdenk4989f872004-03-14 15:06:13 +0000134int dram_init (void)
135{
Linus Walleijdf7645d2011-07-25 01:50:08 +0000136 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200137#ifdef CONFIG_CM_SPD_DETECT
138 {
139extern void dram_query(void);
Linus Walleijaa371bc2011-11-09 06:14:40 +0000140 u32 cm_reg_sdram;
141 u32 sdram_shift;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200142
143 dram_query(); /* Assembler accesses to CM registers */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200144 /* Queries the SPD values */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200145
146 /* Obtain the SDRAM size from the CM SDRAM register */
147
Linus Walleijaa371bc2011-11-09 06:14:40 +0000148 cm_reg_sdram = readl(CM_BASE + OS_SDRAM);
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200149 /* Register SDRAM size
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200150 *
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200151 * 0xXXXXXXbbb000bb 16 MB
152 * 0xXXXXXXbbb001bb 32 MB
153 * 0xXXXXXXbbb010bb 64 MB
154 * 0xXXXXXXbbb011bb 128 MB
155 * 0xXXXXXXbbb100bb 256 MB
156 *
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200157 */
Linus Walleijaa371bc2011-11-09 06:14:40 +0000158 sdram_shift = ((cm_reg_sdram & 0x0000001C)/4)%4;
Linus Walleijfd042602011-10-23 21:02:03 +0000159 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
160 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000161 0x01000000 << sdram_shift);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200162 }
Linus Walleijdf7645d2011-07-25 01:50:08 +0000163#else
Linus Walleijfd042602011-10-23 21:02:03 +0000164 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
165 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000166 PHYS_SDRAM_1_SIZE);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200167#endif /* CM_SPD_DETECT */
Linus Walleijfd042602011-10-23 21:02:03 +0000168 /* We only have one bank of RAM, set it to whatever was detected */
169 gd->bd->bi_dram[0].size = gd->ram_size;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200170
wdenk4989f872004-03-14 15:06:13 +0000171 return 0;
172}
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200173
Ben Warren0fd6aae2009-10-04 22:37:03 -0700174#ifdef CONFIG_CMD_NET
Ben Warren052a5ea2008-08-31 20:37:00 -0700175int board_eth_init(bd_t *bis)
176{
Ben Warren0fd6aae2009-10-04 22:37:03 -0700177 int rc = 0;
178#ifdef CONFIG_SMC91111
179 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
180#endif
Ben Warren0fd6aae2009-10-04 22:37:03 -0700181 rc += pci_eth_init(bis);
Ben Warren0fd6aae2009-10-04 22:37:03 -0700182 return rc;
Ben Warren052a5ea2008-08-31 20:37:00 -0700183}
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +0200184#endif