blob: 69d92a32a5f28d0c9e12643f544deef8c0ad1467 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4989f872004-03-14 15:06:13 +00002/*
3 * (C) Copyright 2002
4 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
5 * Marius Groeger <mgroeger@sysgo.de>
6 *
7 * (C) Copyright 2002
8 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
9 *
10 * (C) Copyright 2003
11 * Texas Instruments, <www.ti.com>
12 * Kshitij Gupta <Kshitij@ti.com>
13 *
14 * (C) Copyright 2004
15 * ARM Ltd.
16 * Philippe Robin, <philippe.robin@arm.com>
wdenk4989f872004-03-14 15:06:13 +000017 */
18
19#include <common.h>
Simon Glass11c89f32017-05-17 17:18:03 -060020#include <dm.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070021#include <netdev.h>
Linus Walleijaa371bc2011-11-09 06:14:40 +000022#include <asm/io.h>
Linus Walleij616d9a02015-07-27 11:22:48 +020023#include <dm/platform_data/serial_pl01x.h>
Linus Walleij4c08ac02011-11-09 06:15:59 +000024#include "arm-ebi.h"
Linus Walleij6f716fe2011-11-09 06:16:37 +000025#include "integrator-sc.h"
Simon Glass0ffb9d62017-05-31 19:47:48 -060026#include <asm/mach-types.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070027
Wolfgang Denk6405a152006-03-31 18:32:53 +020028DECLARE_GLOBAL_DATA_PTR;
29
Linus Walleij616d9a02015-07-27 11:22:48 +020030static const struct pl01x_serial_platdata serial_platdata = {
31 .base = 0x16000000,
32#ifdef CONFIG_ARCH_CINTEGRATOR
33 .type = TYPE_PL011,
34 .clock = 14745600,
35#else
36 .type = TYPE_PL010,
37 .clock = 0, /* Not used for PL010 */
38#endif
39};
40
41U_BOOT_DEVICE(integrator_serials) = {
42 .name = "serial_pl01x",
43 .platdata = &serial_platdata,
44};
45
wdenk4989f872004-03-14 15:06:13 +000046void peripheral_power_enable (void);
47
48#if defined(CONFIG_SHOW_BOOT_PROGRESS)
49void show_boot_progress(int progress)
50{
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020051 printf("Boot reached stage %d\n", progress);
wdenk4989f872004-03-14 15:06:13 +000052}
53#endif
54
55#define COMP_MODE_ENABLE ((unsigned int)0x0000EAEF)
56
wdenk4989f872004-03-14 15:06:13 +000057/*
58 * Miscellaneous platform dependent initialisations
59 */
60
61int board_init (void)
62{
Linus Walleij4c08ac02011-11-09 06:15:59 +000063 u32 val;
64
wdenk4989f872004-03-14 15:06:13 +000065 /* arch number of Integrator Board */
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020066#ifdef CONFIG_ARCH_CINTEGRATOR
67 gd->bd->bi_arch_number = MACH_TYPE_CINTEGRATOR;
68#else
wdenk767fbd42004-10-10 18:41:04 +000069 gd->bd->bi_arch_number = MACH_TYPE_INTEGRATOR;
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020070#endif
wdenk4989f872004-03-14 15:06:13 +000071
72 /* adress of boot parameters */
73 gd->bd->bi_boot_params = 0x00000100;
74
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020075#ifdef CONFIG_CM_REMAP
76extern void cm_remap(void);
77 cm_remap(); /* remaps writeable memory to 0x00000000 */
78#endif
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020079
Linus Walleij6f716fe2011-11-09 06:16:37 +000080#ifdef CONFIG_ARCH_CINTEGRATOR
81 /*
82 * Flash protection on the Integrator/CP is in a simple register
83 */
84 val = readl(CP_FLASHPROG);
85 val |= (CP_FLASHPROG_FLVPPEN | CP_FLASHPROG_FLWREN);
86 writel(val, CP_FLASHPROG);
87#else
Linus Walleij4c08ac02011-11-09 06:15:59 +000088 /*
Linus Walleij6f716fe2011-11-09 06:16:37 +000089 * The Integrator/AP has some special protection mechanisms
90 * for the external memories, first the External Bus Interface (EBI)
91 * then the system controller (SC).
92 *
Linus Walleij4c08ac02011-11-09 06:15:59 +000093 * The system comes up with the flash memory non-writable and
94 * configuration locked. If we want U-Boot to be used for flash
95 * access we cannot have the flash memory locked.
96 */
97 writel(EBI_UNLOCK_MAGIC, EBI_BASE + EBI_LOCK_REG);
98 val = readl(EBI_BASE + EBI_CSR1_REG);
99 val &= EBI_CSR_WREN_MASK;
100 val |= EBI_CSR_WREN_ENABLE;
101 writel(val, EBI_BASE + EBI_CSR1_REG);
102 writel(0, EBI_BASE + EBI_LOCK_REG);
103
Linus Walleij6f716fe2011-11-09 06:16:37 +0000104 /*
105 * Set up the system controller to remove write protection from
106 * the flash memory and enable Vpp
107 */
108 writel(SC_CTRL_FLASHVPP | SC_CTRL_FLASHWP, SC_CTRLS);
109#endif
110
wdenk4989f872004-03-14 15:06:13 +0000111 icache_enable ();
112
wdenk4989f872004-03-14 15:06:13 +0000113 return 0;
114}
115
wdenk4989f872004-03-14 15:06:13 +0000116int misc_init_r (void)
117{
Simon Glass6a38e412017-08-03 12:22:09 -0600118 env_set("verify", "n");
wdenk4989f872004-03-14 15:06:13 +0000119 return (0);
120}
121
Linus Walleijfd042602011-10-23 21:02:03 +0000122/*
123 * The Integrator remaps the Flash memory to 0x00000000 and executes U-Boot
124 * from there, which means we cannot test the RAM underneath the ROM at this
125 * point. It will be unmapped later on, when we are executing from the
126 * relocated in RAM U-Boot. We simply assume that this RAM is usable if the
127 * RAM on higher addresses works fine.
128 */
129#define REMAPPED_FLASH_SZ 0x40000
130
wdenk4989f872004-03-14 15:06:13 +0000131int dram_init (void)
132{
Linus Walleijdf7645d2011-07-25 01:50:08 +0000133 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200134#ifdef CONFIG_CM_SPD_DETECT
135 {
136extern void dram_query(void);
Linus Walleijaa371bc2011-11-09 06:14:40 +0000137 u32 cm_reg_sdram;
138 u32 sdram_shift;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200139
140 dram_query(); /* Assembler accesses to CM registers */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200141 /* Queries the SPD values */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200142
143 /* Obtain the SDRAM size from the CM SDRAM register */
144
Linus Walleijaa371bc2011-11-09 06:14:40 +0000145 cm_reg_sdram = readl(CM_BASE + OS_SDRAM);
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200146 /* Register SDRAM size
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200147 *
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200148 * 0xXXXXXXbbb000bb 16 MB
149 * 0xXXXXXXbbb001bb 32 MB
150 * 0xXXXXXXbbb010bb 64 MB
151 * 0xXXXXXXbbb011bb 128 MB
152 * 0xXXXXXXbbb100bb 256 MB
153 *
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200154 */
Linus Walleijaa371bc2011-11-09 06:14:40 +0000155 sdram_shift = ((cm_reg_sdram & 0x0000001C)/4)%4;
Linus Walleijfd042602011-10-23 21:02:03 +0000156 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
157 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000158 0x01000000 << sdram_shift);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200159 }
Linus Walleijdf7645d2011-07-25 01:50:08 +0000160#else
Linus Walleijfd042602011-10-23 21:02:03 +0000161 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
162 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000163 PHYS_SDRAM_1_SIZE);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200164#endif /* CM_SPD_DETECT */
Linus Walleijfd042602011-10-23 21:02:03 +0000165 /* We only have one bank of RAM, set it to whatever was detected */
166 gd->bd->bi_dram[0].size = gd->ram_size;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200167
wdenk4989f872004-03-14 15:06:13 +0000168 return 0;
169}
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200170
Ben Warren0fd6aae2009-10-04 22:37:03 -0700171#ifdef CONFIG_CMD_NET
Ben Warren052a5ea2008-08-31 20:37:00 -0700172int board_eth_init(bd_t *bis)
173{
Ben Warren0fd6aae2009-10-04 22:37:03 -0700174 int rc = 0;
175#ifdef CONFIG_SMC91111
176 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
177#endif
Ben Warren0fd6aae2009-10-04 22:37:03 -0700178 rc += pci_eth_init(bis);
Ben Warren0fd6aae2009-10-04 22:37:03 -0700179 return rc;
Ben Warren052a5ea2008-08-31 20:37:00 -0700180}
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +0200181#endif