blob: 5cdf7905a90dc956c0ec73610063a87c7bf1322f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenk4989f872004-03-14 15:06:13 +00002/*
3 * (C) Copyright 2002
4 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
5 * Marius Groeger <mgroeger@sysgo.de>
6 *
7 * (C) Copyright 2002
8 * David Mueller, ELSOFT AG, <d.mueller@elsoft.ch>
9 *
10 * (C) Copyright 2003
11 * Texas Instruments, <www.ti.com>
12 * Kshitij Gupta <Kshitij@ti.com>
13 *
14 * (C) Copyright 2004
15 * ARM Ltd.
16 * Philippe Robin, <philippe.robin@arm.com>
wdenk4989f872004-03-14 15:06:13 +000017 */
18
19#include <common.h>
Simon Glass1d91ba72019-11-14 12:57:37 -070020#include <cpu_func.h>
Simon Glass11c89f32017-05-17 17:18:03 -060021#include <dm.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060022#include <env.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070023#include <netdev.h>
Linus Walleijaa371bc2011-11-09 06:14:40 +000024#include <asm/io.h>
Linus Walleij616d9a02015-07-27 11:22:48 +020025#include <dm/platform_data/serial_pl01x.h>
Linus Walleij4c08ac02011-11-09 06:15:59 +000026#include "arm-ebi.h"
Linus Walleij6f716fe2011-11-09 06:16:37 +000027#include "integrator-sc.h"
Simon Glass0ffb9d62017-05-31 19:47:48 -060028#include <asm/mach-types.h>
Ben Warren052a5ea2008-08-31 20:37:00 -070029
Wolfgang Denk6405a152006-03-31 18:32:53 +020030DECLARE_GLOBAL_DATA_PTR;
31
Linus Walleij616d9a02015-07-27 11:22:48 +020032static const struct pl01x_serial_platdata serial_platdata = {
33 .base = 0x16000000,
34#ifdef CONFIG_ARCH_CINTEGRATOR
35 .type = TYPE_PL011,
36 .clock = 14745600,
37#else
38 .type = TYPE_PL010,
39 .clock = 0, /* Not used for PL010 */
40#endif
41};
42
43U_BOOT_DEVICE(integrator_serials) = {
44 .name = "serial_pl01x",
45 .platdata = &serial_platdata,
46};
47
wdenk4989f872004-03-14 15:06:13 +000048void peripheral_power_enable (void);
49
50#if defined(CONFIG_SHOW_BOOT_PROGRESS)
51void show_boot_progress(int progress)
52{
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020053 printf("Boot reached stage %d\n", progress);
wdenk4989f872004-03-14 15:06:13 +000054}
55#endif
56
57#define COMP_MODE_ENABLE ((unsigned int)0x0000EAEF)
58
wdenk4989f872004-03-14 15:06:13 +000059/*
60 * Miscellaneous platform dependent initialisations
61 */
62
63int board_init (void)
64{
Linus Walleij4c08ac02011-11-09 06:15:59 +000065 u32 val;
66
wdenk4989f872004-03-14 15:06:13 +000067 /* arch number of Integrator Board */
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020068#ifdef CONFIG_ARCH_CINTEGRATOR
69 gd->bd->bi_arch_number = MACH_TYPE_CINTEGRATOR;
70#else
wdenk767fbd42004-10-10 18:41:04 +000071 gd->bd->bi_arch_number = MACH_TYPE_INTEGRATOR;
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +020072#endif
wdenk4989f872004-03-14 15:06:13 +000073
74 /* adress of boot parameters */
75 gd->bd->bi_boot_params = 0x00000100;
76
Wolfgang Denk5d6879c2005-09-25 16:22:14 +020077#ifdef CONFIG_CM_REMAP
78extern void cm_remap(void);
79 cm_remap(); /* remaps writeable memory to 0x00000000 */
80#endif
Wolfgang Denk34ca9d32005-09-25 18:49:35 +020081
Linus Walleij6f716fe2011-11-09 06:16:37 +000082#ifdef CONFIG_ARCH_CINTEGRATOR
83 /*
84 * Flash protection on the Integrator/CP is in a simple register
85 */
86 val = readl(CP_FLASHPROG);
87 val |= (CP_FLASHPROG_FLVPPEN | CP_FLASHPROG_FLWREN);
88 writel(val, CP_FLASHPROG);
89#else
Linus Walleij4c08ac02011-11-09 06:15:59 +000090 /*
Linus Walleij6f716fe2011-11-09 06:16:37 +000091 * The Integrator/AP has some special protection mechanisms
92 * for the external memories, first the External Bus Interface (EBI)
93 * then the system controller (SC).
94 *
Linus Walleij4c08ac02011-11-09 06:15:59 +000095 * The system comes up with the flash memory non-writable and
96 * configuration locked. If we want U-Boot to be used for flash
97 * access we cannot have the flash memory locked.
98 */
99 writel(EBI_UNLOCK_MAGIC, EBI_BASE + EBI_LOCK_REG);
100 val = readl(EBI_BASE + EBI_CSR1_REG);
101 val &= EBI_CSR_WREN_MASK;
102 val |= EBI_CSR_WREN_ENABLE;
103 writel(val, EBI_BASE + EBI_CSR1_REG);
104 writel(0, EBI_BASE + EBI_LOCK_REG);
105
Linus Walleij6f716fe2011-11-09 06:16:37 +0000106 /*
107 * Set up the system controller to remove write protection from
108 * the flash memory and enable Vpp
109 */
110 writel(SC_CTRL_FLASHVPP | SC_CTRL_FLASHWP, SC_CTRLS);
111#endif
112
Simon Glassfbf091b2019-11-14 12:57:36 -0700113 icache_enable();
wdenk4989f872004-03-14 15:06:13 +0000114
wdenk4989f872004-03-14 15:06:13 +0000115 return 0;
116}
117
wdenk4989f872004-03-14 15:06:13 +0000118int misc_init_r (void)
119{
Simon Glass6a38e412017-08-03 12:22:09 -0600120 env_set("verify", "n");
wdenk4989f872004-03-14 15:06:13 +0000121 return (0);
122}
123
Linus Walleijfd042602011-10-23 21:02:03 +0000124/*
125 * The Integrator remaps the Flash memory to 0x00000000 and executes U-Boot
126 * from there, which means we cannot test the RAM underneath the ROM at this
127 * point. It will be unmapped later on, when we are executing from the
128 * relocated in RAM U-Boot. We simply assume that this RAM is usable if the
129 * RAM on higher addresses works fine.
130 */
131#define REMAPPED_FLASH_SZ 0x40000
132
wdenk4989f872004-03-14 15:06:13 +0000133int dram_init (void)
134{
Linus Walleijdf7645d2011-07-25 01:50:08 +0000135 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200136#ifdef CONFIG_CM_SPD_DETECT
137 {
138extern void dram_query(void);
Linus Walleijaa371bc2011-11-09 06:14:40 +0000139 u32 cm_reg_sdram;
140 u32 sdram_shift;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200141
142 dram_query(); /* Assembler accesses to CM registers */
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200143 /* Queries the SPD values */
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200144
145 /* Obtain the SDRAM size from the CM SDRAM register */
146
Linus Walleijaa371bc2011-11-09 06:14:40 +0000147 cm_reg_sdram = readl(CM_BASE + OS_SDRAM);
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200148 /* Register SDRAM size
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200149 *
Wolfgang Denk34ca9d32005-09-25 18:49:35 +0200150 * 0xXXXXXXbbb000bb 16 MB
151 * 0xXXXXXXbbb001bb 32 MB
152 * 0xXXXXXXbbb010bb 64 MB
153 * 0xXXXXXXbbb011bb 128 MB
154 * 0xXXXXXXbbb100bb 256 MB
155 *
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200156 */
Linus Walleijaa371bc2011-11-09 06:14:40 +0000157 sdram_shift = ((cm_reg_sdram & 0x0000001C)/4)%4;
Linus Walleijfd042602011-10-23 21:02:03 +0000158 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
159 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000160 0x01000000 << sdram_shift);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200161 }
Linus Walleijdf7645d2011-07-25 01:50:08 +0000162#else
Linus Walleijfd042602011-10-23 21:02:03 +0000163 gd->ram_size = get_ram_size((long *) CONFIG_SYS_SDRAM_BASE +
164 REMAPPED_FLASH_SZ,
Linus Walleijdf7645d2011-07-25 01:50:08 +0000165 PHYS_SDRAM_1_SIZE);
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200166#endif /* CM_SPD_DETECT */
Linus Walleijfd042602011-10-23 21:02:03 +0000167 /* We only have one bank of RAM, set it to whatever was detected */
168 gd->bd->bi_dram[0].size = gd->ram_size;
Wolfgang Denk5d6879c2005-09-25 16:22:14 +0200169
wdenk4989f872004-03-14 15:06:13 +0000170 return 0;
171}
Wolfgang Denkadf20a12005-09-25 01:48:28 +0200172
Ben Warren0fd6aae2009-10-04 22:37:03 -0700173#ifdef CONFIG_CMD_NET
Ben Warren052a5ea2008-08-31 20:37:00 -0700174int board_eth_init(bd_t *bis)
175{
Ben Warren0fd6aae2009-10-04 22:37:03 -0700176 int rc = 0;
177#ifdef CONFIG_SMC91111
178 rc = smc91111_initialize(0, CONFIG_SMC91111_BASE);
179#endif
Ben Warren0fd6aae2009-10-04 22:37:03 -0700180 rc += pci_eth_init(bis);
Ben Warren0fd6aae2009-10-04 22:37:03 -0700181 return rc;
Ben Warren052a5ea2008-08-31 20:37:00 -0700182}
Jean-Christophe PLAGNIOL-VILLARD693a7ae2009-05-17 00:58:37 +0200183#endif