blob: 940ce729b880b2124c0038b02c853371c0e77f3f [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * armboot - Startup Code for ARM920 CPU-core
3 *
Albert ARIBAUD60fbc8d2011-08-04 18:45:45 +02004 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
5 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundelf1b3f2b2009-05-13 10:54:10 +02006 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
wdenkfe8c2802002-11-03 00:38:21 +00007 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
Wolfgang Denk0191e472010-10-26 14:34:52 +020027#include <asm-offsets.h>
Wolfgang Denk140f0442009-07-27 10:06:39 +020028#include <common.h>
wdenkfe8c2802002-11-03 00:38:21 +000029#include <config.h>
wdenkfe8c2802002-11-03 00:38:21 +000030
31/*
32 *************************************************************************
33 *
34 * Jump vector table as in table 3.1 in [1]
35 *
36 *************************************************************************
37 */
38
39
40.globl _start
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +090041_start: b start_code
wdenkfe8c2802002-11-03 00:38:21 +000042 ldr pc, _undefined_instruction
43 ldr pc, _software_interrupt
44 ldr pc, _prefetch_abort
45 ldr pc, _data_abort
46 ldr pc, _not_used
47 ldr pc, _irq
48 ldr pc, _fiq
49
50_undefined_instruction: .word undefined_instruction
51_software_interrupt: .word software_interrupt
52_prefetch_abort: .word prefetch_abort
53_data_abort: .word data_abort
54_not_used: .word not_used
55_irq: .word irq
56_fiq: .word fiq
57
58 .balignl 16,0xdeadbeef
59
60
61/*
62 *************************************************************************
63 *
Peter Pearse782cf162007-09-05 16:04:41 +010064 * Startup Code (called from the ARM reset exception vector)
wdenkfe8c2802002-11-03 00:38:21 +000065 *
66 * do important init only if we don't start from memory!
67 * relocate armboot to ram
68 * setup stack
69 * jump to second stage
70 *
71 *************************************************************************
72 */
73
Heiko Schocher271a2402010-09-17 13:10:43 +020074.globl _TEXT_BASE
wdenkfe8c2802002-11-03 00:38:21 +000075_TEXT_BASE:
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000076#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_TEXT_BASE)
77 .word CONFIG_SPL_TEXT_BASE
78#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +020079 .word CONFIG_SYS_TEXT_BASE
Benoît Thébaudeaua402da32013-04-11 09:35:42 +000080#endif
wdenkfe8c2802002-11-03 00:38:21 +000081
wdenkfe8c2802002-11-03 00:38:21 +000082/*
wdenk927034e2004-02-08 19:38:38 +000083 * These are defined in the board-specific linker script.
Albert Aribaud126897e2010-11-25 22:45:02 +010084 * Subtracting _start from them lets the linker put their
85 * relative position in the executable instead of leaving
86 * them null.
wdenkfe8c2802002-11-03 00:38:21 +000087 */
Albert Aribaud126897e2010-11-25 22:45:02 +010088.globl _bss_start_ofs
89_bss_start_ofs:
90 .word __bss_start - _start
wdenk927034e2004-02-08 19:38:38 +000091
Benoît Thébaudeau03bae032013-04-11 09:35:46 +000092.globl _image_copy_end_ofs
93_image_copy_end_ofs:
94 .word __image_copy_end - _start
95
Albert Aribaud126897e2010-11-25 22:45:02 +010096.globl _bss_end_ofs
97_bss_end_ofs:
Simon Glassed70c8f2013-03-14 06:54:53 +000098 .word __bss_end - _start
wdenkfe8c2802002-11-03 00:38:21 +000099
Po-Yu Chuang1864b002011-03-01 23:02:04 +0000100.globl _end_ofs
101_end_ofs:
102 .word _end - _start
103
wdenkfe8c2802002-11-03 00:38:21 +0000104#ifdef CONFIG_USE_IRQ
105/* IRQ stack memory (calculated at run-time) */
106.globl IRQ_STACK_START
107IRQ_STACK_START:
108 .word 0x0badc0de
109
110/* IRQ stack memory (calculated at run-time) */
111.globl FIQ_STACK_START
112FIQ_STACK_START:
113 .word 0x0badc0de
114#endif
115
Heiko Schocher271a2402010-09-17 13:10:43 +0200116/* IRQ stack memory (calculated at run-time) + 8 bytes */
117.globl IRQ_STACK_START_IN
118IRQ_STACK_START_IN:
119 .word 0x0badc0de
120
wdenkfe8c2802002-11-03 00:38:21 +0000121/*
Peter Pearse782cf162007-09-05 16:04:41 +0100122 * the actual start code
wdenkfe8c2802002-11-03 00:38:21 +0000123 */
124
Peter Pearse782cf162007-09-05 16:04:41 +0100125start_code:
wdenkfe8c2802002-11-03 00:38:21 +0000126 /*
127 * set the cpu to SVC32 mode
128 */
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900129 mrs r0, cpsr
130 bic r0, r0, #0x1f
131 orr r0, r0, #0xd3
132 msr cpsr, r0
Peter Pearse782cf162007-09-05 16:04:41 +0100133
Jean-Christophe PLAGNIOL-VILLARD06f34962008-11-30 19:36:50 +0100134#if defined(CONFIG_AT91RM9200DK) || defined(CONFIG_AT91RM9200EK)
Peter Pearsede5b02c2007-08-14 10:10:52 +0100135 /*
Peter Pearse782cf162007-09-05 16:04:41 +0100136 * relocate exception table
Peter Pearsede5b02c2007-08-14 10:10:52 +0100137 */
138 ldr r0, =_start
139 ldr r1, =0x0
140 mov r2, #16
141copyex:
142 subs r2, r2, #1
143 ldr r3, [r0], #4
144 str r3, [r1], #4
145 bne copyex
146#endif
147
kevin.morfitt@fearnside-systems.co.uke0d81312009-11-17 18:30:34 +0900148#ifdef CONFIG_S3C24X0
Peter Pearse782cf162007-09-05 16:04:41 +0100149 /* turn off the watchdog */
150
151# if defined(CONFIG_S3C2400)
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900152# define pWTCON 0x15300000
Mike Williamsbf895ad2011-07-22 04:01:30 +0000153# define INTMSK 0x14400008 /* Interrupt-Controller base addresses */
Peter Pearse782cf162007-09-05 16:04:41 +0100154# define CLKDIVN 0x14800014 /* clock divisor register */
155#else
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900156# define pWTCON 0x53000000
Mike Williamsbf895ad2011-07-22 04:01:30 +0000157# define INTMSK 0x4A000008 /* Interrupt-Controller base addresses */
Peter Pearse782cf162007-09-05 16:04:41 +0100158# define INTSUBMSK 0x4A00001C
159# define CLKDIVN 0x4C000014 /* clock divisor register */
160# endif
161
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900162 ldr r0, =pWTCON
163 mov r1, #0x0
164 str r1, [r0]
wdenkfe8c2802002-11-03 00:38:21 +0000165
166 /*
167 * mask all IRQs by setting all bits in the INTMR - default
168 */
169 mov r1, #0xffffffff
170 ldr r0, =INTMSK
171 str r1, [r0]
wdenk7ac16102004-08-01 22:48:16 +0000172# if defined(CONFIG_S3C2410)
wdenkfe8c2802002-11-03 00:38:21 +0000173 ldr r1, =0x3ff
174 ldr r0, =INTSUBMSK
175 str r1, [r0]
wdenk7ac16102004-08-01 22:48:16 +0000176# endif
wdenkfe8c2802002-11-03 00:38:21 +0000177
178 /* FCLK:HCLK:PCLK = 1:2:4 */
179 /* default FCLK is 120 MHz ! */
180 ldr r0, =CLKDIVN
181 mov r1, #3
182 str r1, [r0]
kevin.morfitt@fearnside-systems.co.uke0d81312009-11-17 18:30:34 +0900183#endif /* CONFIG_S3C24X0 */
wdenkfe8c2802002-11-03 00:38:21 +0000184
185 /*
186 * we do sys-critical inits only at reboot,
187 * not when booting from ram!
188 */
wdenk3d3d99f2005-04-04 12:44:11 +0000189#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkfe8c2802002-11-03 00:38:21 +0000190 bl cpu_init_crit
191#endif
192
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000193 bl _main
Heiko Schocher271a2402010-09-17 13:10:43 +0200194
195/*------------------------------------------------------------------------------*/
196
197/*
198 * void relocate_code (addr_sp, gd, addr_moni)
199 *
Benoît Thébaudeau9039c102013-04-11 09:35:43 +0000200 * This function relocates the monitor code.
Heiko Schocher271a2402010-09-17 13:10:43 +0200201 */
202 .globl relocate_code
203relocate_code:
204 mov r4, r0 /* save addr_sp */
205 mov r5, r1 /* save addr of gd */
206 mov r6, r2 /* save addr of destination */
Heiko Schocher271a2402010-09-17 13:10:43 +0200207
Heiko Schocher271a2402010-09-17 13:10:43 +0200208 adr r0, _start
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000209 subs r9, r6, r0 /* r9 <- relocation offset */
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000210 beq relocate_done /* skip relocation */
Andreas Bießmann8cfbda92010-12-01 00:58:33 +0100211 mov r1, r6 /* r1 <- scratch for copy_loop */
Benoît Thébaudeau03bae032013-04-11 09:35:46 +0000212 ldr r3, _image_copy_end_ofs
Albert Aribaud126897e2010-11-25 22:45:02 +0100213 add r2, r0, r3 /* r2 <- source end address */
Heiko Schocher271a2402010-09-17 13:10:43 +0200214
Heiko Schocher271a2402010-09-17 13:10:43 +0200215copy_loop:
Benoît Thébaudeaua18f3232013-04-11 09:35:45 +0000216 ldmia r0!, {r10-r11} /* copy from source address [r0] */
217 stmia r1!, {r10-r11} /* copy to target address [r1] */
Albert Aribaud0668d162010-10-05 16:06:39 +0200218 cmp r0, r2 /* until source end address [r2] */
219 blo copy_loop
Heiko Schocher271a2402010-09-17 13:10:43 +0200220
Aneesh V552a3192011-07-13 05:11:07 +0000221#ifndef CONFIG_SPL_BUILD
Albert Aribaud126897e2010-11-25 22:45:02 +0100222 /*
223 * fix .rel.dyn relocations
224 */
225 ldr r0, _TEXT_BASE /* r0 <- Text base */
Albert Aribaud126897e2010-11-25 22:45:02 +0100226 ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */
227 add r10, r10, r0 /* r10 <- sym table in FLASH */
228 ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */
229 add r2, r2, r0 /* r2 <- rel dyn start in FLASH */
230 ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */
231 add r3, r3, r0 /* r3 <- rel dyn end in FLASH */
Heiko Schocher271a2402010-09-17 13:10:43 +0200232fixloop:
Albert Aribaud126897e2010-11-25 22:45:02 +0100233 ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */
234 add r0, r0, r9 /* r0 <- location to fix up in RAM */
235 ldr r1, [r2, #4]
Andreas Bießmann318cea12010-12-01 00:58:35 +0100236 and r7, r1, #0xff
237 cmp r7, #23 /* relative fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100238 beq fixrel
Andreas Bießmann318cea12010-12-01 00:58:35 +0100239 cmp r7, #2 /* absolute fixup? */
Albert Aribaud126897e2010-11-25 22:45:02 +0100240 beq fixabs
241 /* ignore unknown type of fixup */
242 b fixnext
243fixabs:
244 /* absolute fix: set location to (offset) symbol value */
245 mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */
246 add r1, r10, r1 /* r1 <- address of symbol in table */
247 ldr r1, [r1, #4] /* r1 <- symbol value */
Wolfgang Denk899cdd12010-12-09 11:26:24 +0100248 add r1, r1, r9 /* r1 <- relocated sym addr */
Albert Aribaud126897e2010-11-25 22:45:02 +0100249 b fixnext
250fixrel:
251 /* relative fix: increase location by offset */
252 ldr r1, [r0]
253 add r1, r1, r9
254fixnext:
255 str r1, [r0]
256 add r2, r2, #8 /* each rel.dyn entry is 8 bytes */
Heiko Schocher271a2402010-09-17 13:10:43 +0200257 cmp r2, r3
Wolfgang Denk98dd07c2010-10-23 23:22:38 +0200258 blo fixloop
Heiko Schocher271a2402010-09-17 13:10:43 +0200259#endif
Heiko Schocher271a2402010-09-17 13:10:43 +0200260
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000261relocate_done:
Heiko Schocher271a2402010-09-17 13:10:43 +0200262
Heiko Schocher271a2402010-09-17 13:10:43 +0200263 mov pc, lr
264
Albert Aribaud126897e2010-11-25 22:45:02 +0100265_rel_dyn_start_ofs:
266 .word __rel_dyn_start - _start
267_rel_dyn_end_ofs:
268 .word __rel_dyn_end - _start
269_dynsym_start_ofs:
270 .word __dynsym_start - _start
271
Albert ARIBAUDfacdae52013-01-08 10:18:02 +0000272 .globl c_runtime_cpu_setup
273c_runtime_cpu_setup:
274
275 mov pc, lr
276
wdenkfe8c2802002-11-03 00:38:21 +0000277/*
278 *************************************************************************
279 *
280 * CPU_init_critical registers
281 *
282 * setup important registers
283 * setup memory timing
284 *
285 *************************************************************************
286 */
287
288
Wolfgang Denkf2e11a72006-04-03 15:46:10 +0200289#ifndef CONFIG_SKIP_LOWLEVEL_INIT
wdenkfe8c2802002-11-03 00:38:21 +0000290cpu_init_crit:
291 /*
292 * flush v4 I/D caches
293 */
294 mov r0, #0
295 mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */
296 mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */
297
298 /*
299 * disable MMU stuff and caches
300 */
301 mrc p15, 0, r0, c1, c0, 0
302 bic r0, r0, #0x00002300 @ clear bits 13, 9:8 (--V- --RS)
303 bic r0, r0, #0x00000087 @ clear bits 7, 2:0 (B--- -CAM)
304 orr r0, r0, #0x00000002 @ set bit 2 (A) Align
305 orr r0, r0, #0x00001000 @ set bit 12 (I) I-Cache
306 mcr p15, 0, r0, c1, c0, 0
307
wdenkfe8c2802002-11-03 00:38:21 +0000308 /*
309 * before relocating, we have to setup RAM timing
310 * because memory timing is board-dependend, you will
wdenk336b2bc2005-04-02 23:52:25 +0000311 * find a lowlevel_init.S in your board directory.
wdenkfe8c2802002-11-03 00:38:21 +0000312 */
313 mov ip, lr
Peter Pearsede5b02c2007-08-14 10:10:52 +0100314
wdenk336b2bc2005-04-02 23:52:25 +0000315 bl lowlevel_init
Ulf Samuelsson07f9b4e2009-03-27 23:26:43 +0100316
wdenkfe8c2802002-11-03 00:38:21 +0000317 mov lr, ip
wdenkfe8c2802002-11-03 00:38:21 +0000318 mov pc, lr
Wolfgang Denkf2e11a72006-04-03 15:46:10 +0200319#endif /* CONFIG_SKIP_LOWLEVEL_INIT */
wdenkfe8c2802002-11-03 00:38:21 +0000320
wdenkfe8c2802002-11-03 00:38:21 +0000321/*
322 *************************************************************************
323 *
324 * Interrupt handling
325 *
326 *************************************************************************
327 */
328
329@
330@ IRQ stack frame.
331@
332#define S_FRAME_SIZE 72
333
334#define S_OLD_R0 68
335#define S_PSR 64
336#define S_PC 60
337#define S_LR 56
338#define S_SP 52
339
340#define S_IP 48
341#define S_FP 44
342#define S_R10 40
343#define S_R9 36
344#define S_R8 32
345#define S_R7 28
346#define S_R6 24
347#define S_R5 20
348#define S_R4 16
349#define S_R3 12
350#define S_R2 8
351#define S_R1 4
352#define S_R0 0
353
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900354#define MODE_SVC 0x13
355#define I_BIT 0x80
wdenkfe8c2802002-11-03 00:38:21 +0000356
357/*
358 * use bad_save_user_regs for abort/prefetch/undef/swi ...
359 * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling
360 */
361
362 .macro bad_save_user_regs
363 sub sp, sp, #S_FRAME_SIZE
364 stmia sp, {r0 - r12} @ Calling r0-r12
Heiko Schocher271a2402010-09-17 13:10:43 +0200365 ldr r2, IRQ_STACK_START_IN
wdenkf4688a22003-05-28 08:06:31 +0000366 ldmia r2, {r2 - r3} @ get pc, cpsr
wdenkfe8c2802002-11-03 00:38:21 +0000367 add r0, sp, #S_FRAME_SIZE @ restore sp_SVC
368
369 add r5, sp, #S_SP
370 mov r1, lr
wdenkf4688a22003-05-28 08:06:31 +0000371 stmia r5, {r0 - r3} @ save sp_SVC, lr_SVC, pc, cpsr
wdenkfe8c2802002-11-03 00:38:21 +0000372 mov r0, sp
373 .endm
374
375 .macro irq_save_user_regs
376 sub sp, sp, #S_FRAME_SIZE
377 stmia sp, {r0 - r12} @ Calling r0-r12
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900378 add r7, sp, #S_PC
379 stmdb r7, {sp, lr}^ @ Calling SP, LR
380 str lr, [r7, #0] @ Save calling PC
381 mrs r6, spsr
382 str r6, [r7, #4] @ Save CPSR
383 str r0, [r7, #8] @ Save OLD_R0
wdenkfe8c2802002-11-03 00:38:21 +0000384 mov r0, sp
385 .endm
386
387 .macro irq_restore_user_regs
388 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
389 mov r0, r0
390 ldr lr, [sp, #S_PC] @ Get PC
391 add sp, sp, #S_FRAME_SIZE
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900392 /* return & move spsr_svc into cpsr */
393 subs pc, lr, #4
wdenkfe8c2802002-11-03 00:38:21 +0000394 .endm
395
396 .macro get_bad_stack
Heiko Schocher271a2402010-09-17 13:10:43 +0200397 ldr r13, IRQ_STACK_START_IN @ setup our mode stack
wdenkfe8c2802002-11-03 00:38:21 +0000398
399 str lr, [r13] @ save caller lr / spsr
400 mrs lr, spsr
kevin.morfitt@fearnside-systems.co.ukd1cacc72009-10-10 13:30:22 +0900401 str lr, [r13, #4]
wdenkfe8c2802002-11-03 00:38:21 +0000402
403 mov r13, #MODE_SVC @ prepare SVC-Mode
404 @ msr spsr_c, r13
405 msr spsr, r13
406 mov lr, pc
407 movs pc, lr
408 .endm
409
410 .macro get_irq_stack @ setup IRQ stack
411 ldr sp, IRQ_STACK_START
412 .endm
413
414 .macro get_fiq_stack @ setup FIQ stack
415 ldr sp, FIQ_STACK_START
416 .endm
417
418/*
419 * exception handlers
420 */
421 .align 5
422undefined_instruction:
423 get_bad_stack
424 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200425 bl do_undefined_instruction
wdenkfe8c2802002-11-03 00:38:21 +0000426
427 .align 5
428software_interrupt:
429 get_bad_stack
430 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200431 bl do_software_interrupt
wdenkfe8c2802002-11-03 00:38:21 +0000432
433 .align 5
434prefetch_abort:
435 get_bad_stack
436 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200437 bl do_prefetch_abort
wdenkfe8c2802002-11-03 00:38:21 +0000438
439 .align 5
440data_abort:
441 get_bad_stack
442 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200443 bl do_data_abort
wdenkfe8c2802002-11-03 00:38:21 +0000444
445 .align 5
446not_used:
447 get_bad_stack
448 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200449 bl do_not_used
wdenkfe8c2802002-11-03 00:38:21 +0000450
451#ifdef CONFIG_USE_IRQ
452
453 .align 5
454irq:
455 get_irq_stack
456 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200457 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000458 irq_restore_user_regs
459
460 .align 5
461fiq:
462 get_fiq_stack
463 /* someone ought to write a more effiction fiq_save_user_regs */
464 irq_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200465 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000466 irq_restore_user_regs
467
468#else
469
470 .align 5
471irq:
472 get_bad_stack
473 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200474 bl do_irq
wdenkfe8c2802002-11-03 00:38:21 +0000475
476 .align 5
477fiq:
478 get_bad_stack
479 bad_save_user_regs
Wolfgang Denka1be4762008-05-20 16:00:29 +0200480 bl do_fiq
wdenkfe8c2802002-11-03 00:38:21 +0000481
482#endif