blob: 9440a91882f92323e2cd544e209b287c38b90da4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +00002/*
3 * Cirrus Logic CS8900A Ethernet
4 *
Ben Warren3bf5d832009-08-25 13:09:37 -07005 * (C) 2009 Ben Warren , biggerbadderben@gmail.com
6 * Converted to use CONFIG_NET_MULTI API
7 *
wdenk4fc95692003-02-28 00:49:47 +00008 * (C) 2003 Wolfgang Denk, wd@denx.de
9 * Extension to synchronize ethaddr environment variable
10 * against value in EEPROM
11 *
wdenkc6097192002-11-03 00:24:07 +000012 * (C) Copyright 2002
13 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
14 * Marius Groeger <mgroeger@sysgo.de>
15 *
16 * Copyright (C) 1999 Ben Williamson <benw@pobox.com>
17 *
wdenkc6097192002-11-03 00:24:07 +000018 * This program is loaded into SRAM in bootstrap mode, where it waits
19 * for commands on UART1 to read and write memory, jump to code etc.
20 * A design goal for this program is to be entirely independent of the
21 * target board. Anything with a CL-PS7111 or EP7211 should be able to run
22 * this code in bootstrap mode. All the board specifics can be handled on
23 * the host.
wdenkc6097192002-11-03 00:24:07 +000024 */
25
26#include <common.h>
27#include <command.h>
Simon Glass0f2af882020-05-10 11:40:05 -060028#include <log.h>
Ben Warren3bf5d832009-08-25 13:09:37 -070029#include <asm/io.h>
wdenkc6097192002-11-03 00:24:07 +000030#include <net.h>
Ben Warren3bf5d832009-08-25 13:09:37 -070031#include <malloc.h>
Simon Glassdbd79542020-05-10 11:40:11 -060032#include <linux/delay.h>
Ben Warren3bf5d832009-08-25 13:09:37 -070033#include "cs8900.h"
wdenkc6097192002-11-03 00:24:07 +000034
wdenk4ea537d2003-12-07 18:32:37 +000035#undef DEBUG
wdenkc6097192002-11-03 00:24:07 +000036
37/* packet page register access functions */
38
Ben Warren3bf5d832009-08-25 13:09:37 -070039#ifdef CONFIG_CS8900_BUS32
40
41#define REG_WRITE(v, a) writel((v),(a))
42#define REG_READ(a) readl((a))
43
wdenkc6097192002-11-03 00:24:07 +000044/* we don't need 16 bit initialisation on 32 bit bus */
Ben Warren3b6be932009-11-09 11:43:18 -080045#define get_reg_init_bus(r,d) get_reg((r),(d))
Ben Warren3bf5d832009-08-25 13:09:37 -070046
wdenkc6097192002-11-03 00:24:07 +000047#else
Ben Warren3bf5d832009-08-25 13:09:37 -070048
49#define REG_WRITE(v, a) writew((v),(a))
50#define REG_READ(a) readw((a))
51
52static u16 get_reg_init_bus(struct eth_device *dev, int regno)
wdenkc6097192002-11-03 00:24:07 +000053{
wdenk4fc95692003-02-28 00:49:47 +000054 /* force 16 bit busmode */
Ben Warren3bf5d832009-08-25 13:09:37 -070055 struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv);
56 uint8_t volatile * const iob = (uint8_t volatile * const)dev->iobase;
wdenk4fc95692003-02-28 00:49:47 +000057
Anatolij Gustschinab1e5852011-11-19 13:12:14 +000058 readb(iob);
59 readb(iob + 1);
60 readb(iob);
61 readb(iob + 1);
62 readb(iob);
wdenkc6097192002-11-03 00:24:07 +000063
Ben Warren3bf5d832009-08-25 13:09:37 -070064 REG_WRITE(regno, &priv->regs->pptr);
65 return REG_READ(&priv->regs->pdata);
wdenkc6097192002-11-03 00:24:07 +000066}
67#endif
68
Ben Warren3bf5d832009-08-25 13:09:37 -070069static u16 get_reg(struct eth_device *dev, int regno)
wdenkc6097192002-11-03 00:24:07 +000070{
Ben Warren3bf5d832009-08-25 13:09:37 -070071 struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv);
72 REG_WRITE(regno, &priv->regs->pptr);
73 return REG_READ(&priv->regs->pdata);
wdenkc6097192002-11-03 00:24:07 +000074}
75
76
Ben Warren3bf5d832009-08-25 13:09:37 -070077static void put_reg(struct eth_device *dev, int regno, u16 val)
wdenkc6097192002-11-03 00:24:07 +000078{
Ben Warren3bf5d832009-08-25 13:09:37 -070079 struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv);
80 REG_WRITE(regno, &priv->regs->pptr);
81 REG_WRITE(val, &priv->regs->pdata);
wdenkc6097192002-11-03 00:24:07 +000082}
83
Ben Warren3bf5d832009-08-25 13:09:37 -070084static void cs8900_reset(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +000085{
wdenk4fc95692003-02-28 00:49:47 +000086 int tmo;
Ben Warren3bf5d832009-08-25 13:09:37 -070087 u16 us;
wdenkc6097192002-11-03 00:24:07 +000088
wdenk4fc95692003-02-28 00:49:47 +000089 /* reset NIC */
Ben Warren3bf5d832009-08-25 13:09:37 -070090 put_reg(dev, PP_SelfCTL, get_reg(dev, PP_SelfCTL) | PP_SelfCTL_Reset);
wdenkc6097192002-11-03 00:24:07 +000091
wdenk4fc95692003-02-28 00:49:47 +000092 /* wait for 200ms */
Ben Warren3bf5d832009-08-25 13:09:37 -070093 udelay(200000);
wdenk4fc95692003-02-28 00:49:47 +000094 /* Wait until the chip is reset */
wdenkc6097192002-11-03 00:24:07 +000095
Ben Warren3bf5d832009-08-25 13:09:37 -070096 tmo = get_timer(0) + 1 * CONFIG_SYS_HZ;
97 while ((((us = get_reg_init_bus(dev, PP_SelfSTAT)) &
98 PP_SelfSTAT_InitD) == 0) && tmo < get_timer(0))
wdenk4fc95692003-02-28 00:49:47 +000099 /*NOP*/;
wdenkc6097192002-11-03 00:24:07 +0000100}
101
Ben Warren3bf5d832009-08-25 13:09:37 -0700102static void cs8900_reginit(struct eth_device *dev)
wdenk4ea537d2003-12-07 18:32:37 +0000103{
104 /* receive only error free packets addressed to this card */
Ben Warren3bf5d832009-08-25 13:09:37 -0700105 put_reg(dev, PP_RxCTL,
106 PP_RxCTL_IA | PP_RxCTL_Broadcast | PP_RxCTL_RxOK);
wdenk4ea537d2003-12-07 18:32:37 +0000107 /* do not generate any interrupts on receive operations */
Ben Warren3bf5d832009-08-25 13:09:37 -0700108 put_reg(dev, PP_RxCFG, 0);
wdenk4ea537d2003-12-07 18:32:37 +0000109 /* do not generate any interrupts on transmit operations */
Ben Warren3bf5d832009-08-25 13:09:37 -0700110 put_reg(dev, PP_TxCFG, 0);
wdenk4ea537d2003-12-07 18:32:37 +0000111 /* do not generate any interrupts on buffer operations */
Ben Warren3bf5d832009-08-25 13:09:37 -0700112 put_reg(dev, PP_BufCFG, 0);
wdenk4ea537d2003-12-07 18:32:37 +0000113 /* enable transmitter/receiver mode */
Ben Warren3bf5d832009-08-25 13:09:37 -0700114 put_reg(dev, PP_LineCTL, PP_LineCTL_Rx | PP_LineCTL_Tx);
wdenk4ea537d2003-12-07 18:32:37 +0000115}
116
Ben Warren3bf5d832009-08-25 13:09:37 -0700117void cs8900_get_enetaddr(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000118{
wdenk4fc95692003-02-28 00:49:47 +0000119 int i;
wdenk4fc95692003-02-28 00:49:47 +0000120
121 /* verify chip id */
Ben Warren3bf5d832009-08-25 13:09:37 -0700122 if (get_reg_init_bus(dev, PP_ChipID) != 0x630e)
wdenk4fc95692003-02-28 00:49:47 +0000123 return;
Ben Warren3bf5d832009-08-25 13:09:37 -0700124 cs8900_reset(dev);
125 if ((get_reg(dev, PP_SelfSTAT) &
126 (PP_SelfSTAT_EEPROM | PP_SelfSTAT_EEPROM_OK)) ==
127 (PP_SelfSTAT_EEPROM | PP_SelfSTAT_EEPROM_OK)) {
wdenk4fc95692003-02-28 00:49:47 +0000128
129 /* Load the MAC from EEPROM */
Ben Warren3bf5d832009-08-25 13:09:37 -0700130 for (i = 0; i < 3; i++) {
131 u32 Addr;
wdenk4fc95692003-02-28 00:49:47 +0000132
Ben Warren3bf5d832009-08-25 13:09:37 -0700133 Addr = get_reg(dev, PP_IA + i * 2);
134 dev->enetaddr[i * 2] = Addr & 0xFF;
135 dev->enetaddr[i * 2 + 1] = Addr >> 8;
wdenk4fc95692003-02-28 00:49:47 +0000136 }
wdenkc6097192002-11-03 00:24:07 +0000137 }
wdenkc6097192002-11-03 00:24:07 +0000138}
139
Ben Warren3bf5d832009-08-25 13:09:37 -0700140void cs8900_halt(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000141{
wdenk4fc95692003-02-28 00:49:47 +0000142 /* disable transmitter/receiver mode */
Ben Warren3bf5d832009-08-25 13:09:37 -0700143 put_reg(dev, PP_LineCTL, 0);
wdenkc6097192002-11-03 00:24:07 +0000144
wdenk4fc95692003-02-28 00:49:47 +0000145 /* "shutdown" to show ChipID or kernel wouldn't find he cs8900 ... */
Ben Warren3bf5d832009-08-25 13:09:37 -0700146 get_reg_init_bus(dev, PP_ChipID);
wdenkc6097192002-11-03 00:24:07 +0000147}
148
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900149static int cs8900_init(struct eth_device *dev, struct bd_info * bd)
wdenkc6097192002-11-03 00:24:07 +0000150{
Ben Warren3bf5d832009-08-25 13:09:37 -0700151 uchar *enetaddr = dev->enetaddr;
152 u16 id;
Mike Frysingerca768132009-02-11 19:06:09 -0500153
wdenk4fc95692003-02-28 00:49:47 +0000154 /* verify chip id */
Ben Warren3bf5d832009-08-25 13:09:37 -0700155 id = get_reg_init_bus(dev, PP_ChipID);
156 if (id != 0x630e) {
157 printf ("CS8900 Ethernet chip not found: "
158 "ID=0x%04x instead 0x%04x\n", id, 0x630e);
159 return 1;
wdenk4fc95692003-02-28 00:49:47 +0000160 }
wdenkc6097192002-11-03 00:24:07 +0000161
Ben Warren3bf5d832009-08-25 13:09:37 -0700162 cs8900_reset (dev);
wdenk4fc95692003-02-28 00:49:47 +0000163 /* set the ethernet address */
Ben Warren3bf5d832009-08-25 13:09:37 -0700164 put_reg(dev, PP_IA + 0, enetaddr[0] | (enetaddr[1] << 8));
165 put_reg(dev, PP_IA + 2, enetaddr[2] | (enetaddr[3] << 8));
166 put_reg(dev, PP_IA + 4, enetaddr[4] | (enetaddr[5] << 8));
wdenkc6097192002-11-03 00:24:07 +0000167
Ben Warren3bf5d832009-08-25 13:09:37 -0700168 cs8900_reginit(dev);
wdenk4fc95692003-02-28 00:49:47 +0000169 return 0;
wdenkc6097192002-11-03 00:24:07 +0000170}
171
172/* Get a data block via Ethernet */
Ben Warren3bf5d832009-08-25 13:09:37 -0700173static int cs8900_recv(struct eth_device *dev)
wdenkc6097192002-11-03 00:24:07 +0000174{
wdenk4fc95692003-02-28 00:49:47 +0000175 int i;
Ben Warren3bf5d832009-08-25 13:09:37 -0700176 u16 rxlen;
177 u16 *addr;
178 u16 status;
wdenkc6097192002-11-03 00:24:07 +0000179
Ben Warren3bf5d832009-08-25 13:09:37 -0700180 struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv);
181
182 status = get_reg(dev, PP_RER);
wdenkc6097192002-11-03 00:24:07 +0000183
wdenk4fc95692003-02-28 00:49:47 +0000184 if ((status & PP_RER_RxOK) == 0)
185 return 0;
wdenkc6097192002-11-03 00:24:07 +0000186
Ben Warren3bf5d832009-08-25 13:09:37 -0700187 status = REG_READ(&priv->regs->rtdata);
188 rxlen = REG_READ(&priv->regs->rtdata);
wdenkc6097192002-11-03 00:24:07 +0000189
wdenk4fc95692003-02-28 00:49:47 +0000190 if (rxlen > PKTSIZE_ALIGN + PKTALIGN)
Ben Warren3bf5d832009-08-25 13:09:37 -0700191 debug("packet too big!\n");
Joe Hershberger9f09a362015-04-08 01:41:06 -0500192 for (addr = (u16 *)net_rx_packets[0], i = rxlen >> 1; i > 0; i--)
Ben Warren3bf5d832009-08-25 13:09:37 -0700193 *addr++ = REG_READ(&priv->regs->rtdata);
wdenk4fc95692003-02-28 00:49:47 +0000194 if (rxlen & 1)
Ben Warren3bf5d832009-08-25 13:09:37 -0700195 *addr++ = REG_READ(&priv->regs->rtdata);
wdenkc6097192002-11-03 00:24:07 +0000196
wdenk4fc95692003-02-28 00:49:47 +0000197 /* Pass the packet up to the protocol layers. */
Joe Hershberger9f09a362015-04-08 01:41:06 -0500198 net_process_received_packet(net_rx_packets[0], rxlen);
wdenk4fc95692003-02-28 00:49:47 +0000199 return rxlen;
wdenkc6097192002-11-03 00:24:07 +0000200}
201
202/* Send a data block via Ethernet. */
Joe Hershbergerc4905d42012-05-21 14:45:21 +0000203static int cs8900_send(struct eth_device *dev, void *packet, int length)
wdenkc6097192002-11-03 00:24:07 +0000204{
Ben Warren3bf5d832009-08-25 13:09:37 -0700205 volatile u16 *addr;
wdenk4fc95692003-02-28 00:49:47 +0000206 int tmo;
Ben Warren3bf5d832009-08-25 13:09:37 -0700207 u16 s;
208 struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv);
wdenkc6097192002-11-03 00:24:07 +0000209
210retry:
wdenk4fc95692003-02-28 00:49:47 +0000211 /* initiate a transmit sequence */
Ben Warren3bf5d832009-08-25 13:09:37 -0700212 REG_WRITE(PP_TxCmd_TxStart_Full, &priv->regs->txcmd);
213 REG_WRITE(length, &priv->regs->txlen);
wdenkc6097192002-11-03 00:24:07 +0000214
wdenk4fc95692003-02-28 00:49:47 +0000215 /* Test to see if the chip has allocated memory for the packet */
Ben Warren3bf5d832009-08-25 13:09:37 -0700216 if ((get_reg(dev, PP_BusSTAT) & PP_BusSTAT_TxRDY) == 0) {
wdenk4fc95692003-02-28 00:49:47 +0000217 /* Oops... this should not happen! */
Ben Warren3bf5d832009-08-25 13:09:37 -0700218 debug("cs: unable to send packet; retrying...\n");
219 for (tmo = get_timer(0) + 5 * CONFIG_SYS_HZ;
220 get_timer(0) < tmo;)
wdenk4fc95692003-02-28 00:49:47 +0000221 /*NOP*/;
Ben Warren3bf5d832009-08-25 13:09:37 -0700222 cs8900_reset(dev);
223 cs8900_reginit(dev);
wdenk4fc95692003-02-28 00:49:47 +0000224 goto retry;
225 }
wdenkc6097192002-11-03 00:24:07 +0000226
wdenk4fc95692003-02-28 00:49:47 +0000227 /* Write the contents of the packet */
228 /* assume even number of bytes */
229 for (addr = packet; length > 0; length -= 2)
Ben Warren3bf5d832009-08-25 13:09:37 -0700230 REG_WRITE(*addr++, &priv->regs->rtdata);
wdenkc6097192002-11-03 00:24:07 +0000231
wdenk4fc95692003-02-28 00:49:47 +0000232 /* wait for transfer to succeed */
Ben Warren3bf5d832009-08-25 13:09:37 -0700233 tmo = get_timer(0) + 5 * CONFIG_SYS_HZ;
234 while ((s = get_reg(dev, PP_TER) & ~0x1F) == 0) {
235 if (get_timer(0) >= tmo)
wdenk4fc95692003-02-28 00:49:47 +0000236 break;
237 }
wdenkc6097192002-11-03 00:24:07 +0000238
wdenk4fc95692003-02-28 00:49:47 +0000239 /* nothing */ ;
Ben Warren3bf5d832009-08-25 13:09:37 -0700240 if((s & (PP_TER_CRS | PP_TER_TxOK)) != PP_TER_TxOK) {
241 debug("\ntransmission error %#x\n", s);
wdenk4fc95692003-02-28 00:49:47 +0000242 }
wdenkc6097192002-11-03 00:24:07 +0000243
wdenk4fc95692003-02-28 00:49:47 +0000244 return 0;
wdenkc6097192002-11-03 00:24:07 +0000245}
246
Ben Warren3bf5d832009-08-25 13:09:37 -0700247static void cs8900_e2prom_ready(struct eth_device *dev)
wdenk1fe2c702003-03-06 21:55:29 +0000248{
Ben Warren3bf5d832009-08-25 13:09:37 -0700249 while (get_reg(dev, PP_SelfSTAT) & SI_BUSY)
Guennadi Liakhovetskifddcc0c2008-04-03 13:36:18 +0200250 ;
wdenk1fe2c702003-03-06 21:55:29 +0000251}
252
253/***********************************************************/
254/* read a 16-bit word out of the EEPROM */
255/***********************************************************/
256
Ben Warren3bf5d832009-08-25 13:09:37 -0700257int cs8900_e2prom_read(struct eth_device *dev,
258 u8 addr, u16 *value)
wdenk1fe2c702003-03-06 21:55:29 +0000259{
Ben Warren3bf5d832009-08-25 13:09:37 -0700260 cs8900_e2prom_ready(dev);
261 put_reg(dev, PP_EECMD, EEPROM_READ_CMD | addr);
262 cs8900_e2prom_ready(dev);
263 *value = get_reg(dev, PP_EEData);
wdenk1fe2c702003-03-06 21:55:29 +0000264
265 return 0;
266}
267
268
269/***********************************************************/
270/* write a 16-bit word into the EEPROM */
271/***********************************************************/
272
Ben Warren3bf5d832009-08-25 13:09:37 -0700273int cs8900_e2prom_write(struct eth_device *dev, u8 addr, u16 value)
274{
275 cs8900_e2prom_ready(dev);
276 put_reg(dev, PP_EECMD, EEPROM_WRITE_EN);
277 cs8900_e2prom_ready(dev);
278 put_reg(dev, PP_EEData, value);
279 put_reg(dev, PP_EECMD, EEPROM_WRITE_CMD | addr);
280 cs8900_e2prom_ready(dev);
281 put_reg(dev, PP_EECMD, EEPROM_WRITE_DIS);
282 cs8900_e2prom_ready(dev);
283
284 return 0;
285}
286
287int cs8900_initialize(u8 dev_num, int base_addr)
wdenk1fe2c702003-03-06 21:55:29 +0000288{
Ben Warren3bf5d832009-08-25 13:09:37 -0700289 struct eth_device *dev;
290 struct cs8900_priv *priv;
291
292 dev = malloc(sizeof(*dev));
293 if (!dev) {
Ben Warren3bf5d832009-08-25 13:09:37 -0700294 return 0;
295 }
296 memset(dev, 0, sizeof(*dev));
297
298 priv = malloc(sizeof(*priv));
299 if (!priv) {
Matthias Kaehlcke034c1612010-01-21 22:16:34 +0100300 free(dev);
Ben Warren3bf5d832009-08-25 13:09:37 -0700301 return 0;
302 }
303 memset(priv, 0, sizeof(*priv));
304 priv->regs = (struct cs8900_regs *)base_addr;
305
Ben Warren3bf5d832009-08-25 13:09:37 -0700306 dev->iobase = base_addr;
307 dev->priv = priv;
308 dev->init = cs8900_init;
309 dev->halt = cs8900_halt;
310 dev->send = cs8900_send;
311 dev->recv = cs8900_recv;
Hui.Tang9007f3c2009-11-05 09:58:44 +0800312
313 /* Load MAC address from EEPROM */
314 cs8900_get_enetaddr(dev);
315
Ben Warren3bf5d832009-08-25 13:09:37 -0700316 sprintf(dev->name, "%s-%hu", CS8900_DRIVERNAME, dev_num);
wdenk1fe2c702003-03-06 21:55:29 +0000317
Ben Warren3bf5d832009-08-25 13:09:37 -0700318 eth_register(dev);
wdenk6b58f332003-03-14 20:47:52 +0000319 return 0;
wdenk1fe2c702003-03-06 21:55:29 +0000320}