blob: 6014e1c5cac93d7560fdcf493cf987c8b9d146bc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andy Fleminge52ffb82008-10-30 16:47:16 -05002/*
Jerry Huanged413672011-01-06 23:42:19 -06003 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
Yangbo Lu8abc0432020-05-19 11:06:43 +08004 * Copyright 2019-2020 NXP
Andy Fleminge52ffb82008-10-30 16:47:16 -05005 * Andy Fleming
6 *
7 * Based vaguely on the pxa mmc code:
8 * (C) Copyright 2003
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
Andy Fleminge52ffb82008-10-30 16:47:16 -050010 */
11
12#include <config.h>
13#include <common.h>
14#include <command.h>
Simon Glass63334482019-11-14 12:57:39 -070015#include <cpu_func.h>
Jaehoon Chung7825d202016-07-19 16:33:36 +090016#include <errno.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040017#include <hwconfig.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050018#include <mmc.h>
19#include <part.h>
20#include <malloc.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050021#include <fsl_esdhc.h>
Anton Vorontsovf751a3c2009-06-10 00:25:29 +040022#include <fdt_support.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060024#include <asm/global_data.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050025#include <asm/io.h>
Peng Fana4d36f72016-03-25 14:16:56 +080026#include <dm.h>
Simon Glass9bc15642020-02-03 07:36:16 -070027#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060028#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Michael Wallec9bba2e2020-09-23 12:42:48 +020030#include <linux/dma-mapping.h>
Michael Walle081d4012020-10-12 10:07:14 +020031#include <sdhci.h>
Andy Fleminge52ffb82008-10-30 16:47:16 -050032
Andy Fleminge52ffb82008-10-30 16:47:16 -050033DECLARE_GLOBAL_DATA_PTR;
34
35struct fsl_esdhc {
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080036 uint dsaddr; /* SDMA system address register */
37 uint blkattr; /* Block attributes register */
38 uint cmdarg; /* Command argument register */
39 uint xfertyp; /* Transfer type register */
40 uint cmdrsp0; /* Command response 0 register */
41 uint cmdrsp1; /* Command response 1 register */
42 uint cmdrsp2; /* Command response 2 register */
43 uint cmdrsp3; /* Command response 3 register */
44 uint datport; /* Buffer data port register */
45 uint prsstat; /* Present state register */
46 uint proctl; /* Protocol control register */
47 uint sysctl; /* System Control Register */
48 uint irqstat; /* Interrupt status register */
49 uint irqstaten; /* Interrupt status enable register */
50 uint irqsigen; /* Interrupt signal enable register */
51 uint autoc12err; /* Auto CMD error status register */
52 uint hostcapblt; /* Host controller capabilities register */
53 uint wml; /* Watermark level register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080054 char reserved1[8]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080055 uint fevt; /* Force event register */
56 uint admaes; /* ADMA error status register */
Michael Walle081d4012020-10-12 10:07:14 +020057 uint adsaddrl; /* ADMA system address low register */
58 uint adsaddrh; /* ADMA system address high register */
59 char reserved2[156];
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080060 uint hostver; /* Host controller version register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080061 char reserved3[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080062 uint dmaerraddr; /* DMA error address register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080063 char reserved4[4]; /* reserved */
Peng Fanb9b42362018-01-21 19:00:22 +080064 uint dmaerrattr; /* DMA error attribute register */
Yangbo Lu62b56b32019-06-21 11:42:29 +080065 char reserved5[4]; /* reserved */
Haijun.Zhangd49eb9e2013-10-30 11:37:55 +080066 uint hostcapblt2; /* Host controller capabilities register 2 */
Yangbo Lu73da9c82020-09-01 16:58:01 +080067 char reserved6[8]; /* reserved */
68 uint tbctl; /* Tuning block control register */
Yangbo Lu8f9ace12020-09-01 16:58:05 +080069 char reserved7[32]; /* reserved */
70 uint sdclkctl; /* SD clock control register */
71 uint sdtimingctl; /* SD timing control register */
72 char reserved8[20]; /* reserved */
73 uint dllcfg0; /* DLL config 0 register */
Yangbo Lu8fbe95b2020-10-20 11:04:52 +080074 char reserved9[12]; /* reserved */
75 uint dllstat0; /* DLL status 0 register */
76 char reserved10[664];/* reserved */
Yangbo Lu62b56b32019-06-21 11:42:29 +080077 uint esdhcctl; /* eSDHC control register */
Andy Fleminge52ffb82008-10-30 16:47:16 -050078};
79
Simon Glassfa02ca52017-07-29 11:35:21 -060080struct fsl_esdhc_plat {
81 struct mmc_config cfg;
82 struct mmc mmc;
83};
84
Peng Fana4d36f72016-03-25 14:16:56 +080085/**
86 * struct fsl_esdhc_priv
87 *
88 * @esdhc_regs: registers of the sdhc controller
89 * @sdhc_clk: Current clk of the sdhc controller
90 * @bus_width: bus width, 1bit, 4bit or 8bit
91 * @cfg: mmc config
92 * @mmc: mmc
93 * Following is used when Driver Model is enabled for MMC
94 * @dev: pointer for the device
Peng Fana4d36f72016-03-25 14:16:56 +080095 * @cd_gpio: gpio for card detection
Peng Fan01eb1c42016-06-15 10:53:02 +080096 * @wp_gpio: gpio for write protection
Peng Fana4d36f72016-03-25 14:16:56 +080097 */
98struct fsl_esdhc_priv {
99 struct fsl_esdhc *esdhc_regs;
100 unsigned int sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800101 bool is_sdhc_per_clk;
Peng Fanc4142702018-01-21 19:00:24 +0800102 unsigned int clock;
Yangbo Lu77f26322019-10-21 18:09:07 +0800103#if !CONFIG_IS_ENABLED(DM_MMC)
Peng Fana4d36f72016-03-25 14:16:56 +0800104 struct mmc *mmc;
Simon Glass407025d2017-07-29 11:35:24 -0600105#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800106 struct udevice *dev;
Michael Walle081d4012020-10-12 10:07:14 +0200107 struct sdhci_adma_desc *adma_desc_table;
Michael Wallec9bba2e2020-09-23 12:42:48 +0200108 dma_addr_t dma_addr;
Peng Fana4d36f72016-03-25 14:16:56 +0800109};
110
Andy Fleminge52ffb82008-10-30 16:47:16 -0500111/* Return the XFERTYP flags for a given command and data packet */
Kim Phillipsf9e0b602012-10-29 13:34:44 +0000112static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500113{
114 uint xfertyp = 0;
115
116 if (data) {
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530117 xfertyp |= XFERTYP_DPSEL;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200118 if (!IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO) &&
119 cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK &&
Yangbo Lu73da9c82020-09-01 16:58:01 +0800120 cmd->cmdidx != MMC_CMD_SEND_TUNING_BLOCK_HS200)
121 xfertyp |= XFERTYP_DMAEN;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500122 if (data->blocks > 1) {
123 xfertyp |= XFERTYP_MSBSEL;
124 xfertyp |= XFERTYP_BCEN;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200125 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111))
126 xfertyp |= XFERTYP_AC12EN;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500127 }
128
129 if (data->flags & MMC_DATA_READ)
130 xfertyp |= XFERTYP_DTDSEL;
131 }
132
133 if (cmd->resp_type & MMC_RSP_CRC)
134 xfertyp |= XFERTYP_CCCEN;
135 if (cmd->resp_type & MMC_RSP_OPCODE)
136 xfertyp |= XFERTYP_CICEN;
137 if (cmd->resp_type & MMC_RSP_136)
138 xfertyp |= XFERTYP_RSPTYP_136;
139 else if (cmd->resp_type & MMC_RSP_BUSY)
140 xfertyp |= XFERTYP_RSPTYP_48_BUSY;
141 else if (cmd->resp_type & MMC_RSP_PRESENT)
142 xfertyp |= XFERTYP_RSPTYP_48;
143
Jason Liubef0ff02011-03-22 01:32:31 +0000144 if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
145 xfertyp |= XFERTYP_CMDTYP_ABORT;
Yangbo Lub73a3d62016-01-21 17:33:19 +0800146
Andy Fleminge52ffb82008-10-30 16:47:16 -0500147 return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
148}
149
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530150/*
151 * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
152 */
Simon Glass1d177d42017-07-29 11:35:17 -0600153static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
154 struct mmc_data *data)
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530155{
Peng Fana4d36f72016-03-25 14:16:56 +0800156 struct fsl_esdhc *regs = priv->esdhc_regs;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530157 uint blocks;
158 char *buffer;
159 uint databuf;
160 uint size;
161 uint irqstat;
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100162 ulong start;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530163
164 if (data->flags & MMC_DATA_READ) {
165 blocks = data->blocks;
166 buffer = data->dest;
167 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100168 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530169 size = data->blocksize;
170 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100171 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
172 if (get_timer(start) > PIO_TIMEOUT) {
173 printf("\nData Read Failed in PIO Mode.");
174 return;
175 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530176 }
177 while (size && (!(irqstat & IRQSTAT_TC))) {
178 udelay(100); /* Wait before last byte transfer complete */
179 irqstat = esdhc_read32(&regs->irqstat);
180 databuf = in_le32(&regs->datport);
181 *((uint *)buffer) = databuf;
182 buffer += 4;
183 size -= 4;
184 }
185 blocks--;
186 }
187 } else {
188 blocks = data->blocks;
Wolfgang Denka40545c2010-05-09 23:52:59 +0200189 buffer = (char *)data->src;
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530190 while (blocks) {
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100191 start = get_timer(0);
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530192 size = data->blocksize;
193 irqstat = esdhc_read32(&regs->irqstat);
Benoît Thébaudeau2a7b6f52017-10-29 22:08:58 +0100194 while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
195 if (get_timer(start) > PIO_TIMEOUT) {
196 printf("\nData Write Failed in PIO Mode.");
197 return;
198 }
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530199 }
200 while (size && (!(irqstat & IRQSTAT_TC))) {
201 udelay(100); /* Wait before last byte transfer complete */
202 databuf = *((uint *)buffer);
203 buffer += 4;
204 size -= 4;
205 irqstat = esdhc_read32(&regs->irqstat);
206 out_le32(&regs->datport, databuf);
207 }
208 blocks--;
209 }
210 }
211}
Dipen Dudhat5c72f352009-10-05 15:41:58 +0530212
Michael Wallebdd413f2020-09-23 12:42:49 +0200213static void esdhc_setup_watermark_level(struct fsl_esdhc_priv *priv,
214 struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500215{
Peng Fana4d36f72016-03-25 14:16:56 +0800216 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Wallebdd413f2020-09-23 12:42:49 +0200217 uint wml_value = data->blocksize / 4;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500218
219 if (data->flags & MMC_DATA_READ) {
Priyanka Jain02449632011-02-09 09:24:10 +0530220 if (wml_value > WML_RD_WML_MAX)
221 wml_value = WML_RD_WML_MAX_VAL;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500222
Roy Zange5853af2010-02-09 18:23:33 +0800223 esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500224 } else {
Priyanka Jain02449632011-02-09 09:24:10 +0530225 if (wml_value > WML_WR_WML_MAX)
226 wml_value = WML_WR_WML_MAX_VAL;
Yangbo Luf3bcc832019-10-31 18:54:25 +0800227
Roy Zange5853af2010-02-09 18:23:33 +0800228 esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
Michael Wallebdd413f2020-09-23 12:42:49 +0200229 wml_value << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500230 }
Michael Wallebdd413f2020-09-23 12:42:49 +0200231}
Michael Wallebdd413f2020-09-23 12:42:49 +0200232
233static void esdhc_setup_dma(struct fsl_esdhc_priv *priv, struct mmc_data *data)
234{
235 uint trans_bytes = data->blocksize * data->blocks;
236 struct fsl_esdhc *regs = priv->esdhc_regs;
Michael Walle081d4012020-10-12 10:07:14 +0200237 phys_addr_t adma_addr;
Michael Wallebdd413f2020-09-23 12:42:49 +0200238 void *buf;
239
240 if (data->flags & MMC_DATA_WRITE)
241 buf = (void *)data->src;
242 else
243 buf = data->dest;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500244
Michael Wallebdd413f2020-09-23 12:42:49 +0200245 priv->dma_addr = dma_map_single(buf, trans_bytes,
246 mmc_get_dma_dir(data));
Michael Walle081d4012020-10-12 10:07:14 +0200247
248 if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2) &&
249 priv->adma_desc_table) {
250 debug("Using ADMA2\n");
251 /* prefer ADMA2 if it is available */
252 sdhci_prepare_adma_table(priv->adma_desc_table, data,
253 priv->dma_addr);
254
255 adma_addr = virt_to_phys(priv->adma_desc_table);
256 esdhc_write32(&regs->adsaddrl, lower_32_bits(adma_addr));
257 if (IS_ENABLED(CONFIG_DMA_ADDR_T_64BIT))
258 esdhc_write32(&regs->adsaddrh, upper_32_bits(adma_addr));
259 esdhc_clrsetbits32(&regs->proctl, PROCTL_DMAS_MASK,
260 PROCTL_DMAS_ADMA2);
261 } else {
262 debug("Using SDMA\n");
263 if (upper_32_bits(priv->dma_addr))
264 printf("Cannot use 64 bit addresses with SDMA\n");
265 esdhc_write32(&regs->dsaddr, lower_32_bits(priv->dma_addr));
266 esdhc_clrsetbits32(&regs->proctl, PROCTL_DMAS_MASK,
267 PROCTL_DMAS_SDMA);
268 }
269
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100270 esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
Michael Wallebdd413f2020-09-23 12:42:49 +0200271}
272
273static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
274 struct mmc_data *data)
275{
276 int timeout;
277 bool is_write = data->flags & MMC_DATA_WRITE;
278 struct fsl_esdhc *regs = priv->esdhc_regs;
279
280 if (is_write && !(esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL)) {
281 printf("Can not write to locked SD card.\n");
282 return -EINVAL;
283 }
284
Michael Wallebc9e13e2020-10-12 10:07:13 +0200285 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO))
286 esdhc_setup_watermark_level(priv, data);
287 else
288 esdhc_setup_dma(priv, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500289
290 /* Calculate the timeout period for data transactions */
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530291 /*
292 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
293 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
294 * So, Number of SD Clock cycles for 0.25sec should be minimum
295 * (SD Clock/sec * 0.25 sec) SD Clock cycles
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500296 * = (mmc->clock * 1/4) SD Clock cycles
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530297 * As 1) >= 2)
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500298 * => (2^(timeout+13)) >= mmc->clock * 1/4
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530299 * Taking log2 both the sides
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500300 * => timeout + 13 >= log2(mmc->clock/4)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530301 * Rounding up to next power of 2
Andrew Gabbasovd5b48662014-03-24 02:40:41 -0500302 * => timeout + 13 = log2(mmc->clock/4) + 1
303 * => timeout + 13 = fls(mmc->clock/4)
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800304 *
305 * However, the MMC spec "It is strongly recommended for hosts to
306 * implement more than 500ms timeout value even if the card
307 * indicates the 250ms maximum busy length." Even the previous
308 * value of 300ms is known to be insufficient for some cards.
309 * So, we use
310 * => timeout + 13 = fls(mmc->clock/2)
Priyanka Jainc51b40d2011-03-03 09:18:56 +0530311 */
Yangbo Lu9d7f3212015-12-30 14:19:30 +0800312 timeout = fls(mmc->clock/2);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500313 timeout -= 13;
314
315 if (timeout > 14)
316 timeout = 14;
317
318 if (timeout < 0)
319 timeout = 0;
320
Michael Wallebc9e13e2020-10-12 10:07:13 +0200321 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC_A001) &&
322 (timeout == 4 || timeout == 8 || timeout == 12))
Kumar Gala9a878d52011-01-29 15:36:10 -0600323 timeout++;
Kumar Gala9a878d52011-01-29 15:36:10 -0600324
Michael Wallebc9e13e2020-10-12 10:07:13 +0200325 if (IS_ENABLED(ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE))
326 timeout = 0xE;
327
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100328 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500329
330 return 0;
331}
332
Andy Fleminge52ffb82008-10-30 16:47:16 -0500333/*
334 * Sends a command out on the bus. Takes the mmc pointer,
335 * a command pointer, and an optional data pointer.
336 */
Simon Glass6aa55dc2017-07-29 11:35:18 -0600337static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
338 struct mmc_cmd *cmd, struct mmc_data *data)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500339{
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500340 int err = 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500341 uint xfertyp;
342 uint irqstat;
Peng Fanc4142702018-01-21 19:00:24 +0800343 u32 flags = IRQSTAT_CC | IRQSTAT_CTOE;
Peng Fana4d36f72016-03-25 14:16:56 +0800344 struct fsl_esdhc *regs = priv->esdhc_regs;
Fabio Estevam7300ef52018-11-19 10:31:53 -0200345 unsigned long start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500346
Michael Wallebc9e13e2020-10-12 10:07:13 +0200347 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC111) &&
348 cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
Jerry Huanged413672011-01-06 23:42:19 -0600349 return 0;
Jerry Huanged413672011-01-06 23:42:19 -0600350
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100351 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500352
353 sync();
354
355 /* Wait for the bus to be idle */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100356 while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
357 (esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
358 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500359
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100360 while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
361 ;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500362
363 /* Wait at least 8 SD clock cycles before the next command */
364 /*
365 * Note: This is way more than 8 cycles, but 1ms seems to
366 * resolve timing issues with some cards
367 */
368 udelay(1000);
369
370 /* Set up for a data transfer if we have one */
371 if (data) {
Simon Glass1d177d42017-07-29 11:35:17 -0600372 err = esdhc_setup_data(priv, mmc, data);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500373 if(err)
374 return err;
375 }
376
377 /* Figure out the transfer arguments */
378 xfertyp = esdhc_xfertyp(cmd, data);
379
Andrew Gabbasov4816b7a2013-06-11 10:34:22 -0500380 /* Mask all irqs */
381 esdhc_write32(&regs->irqsigen, 0);
382
Andy Fleminge52ffb82008-10-30 16:47:16 -0500383 /* Send the command */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100384 esdhc_write32(&regs->cmdarg, cmd->cmdarg);
385 esdhc_write32(&regs->xfertyp, xfertyp);
Dirk Behmed8552d62012-03-26 03:13:05 +0000386
Yangbo Lu73da9c82020-09-01 16:58:01 +0800387 if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
388 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
389 flags = IRQSTAT_BRR;
390
Andy Fleminge52ffb82008-10-30 16:47:16 -0500391 /* Wait for the command to complete */
Fabio Estevam7300ef52018-11-19 10:31:53 -0200392 start = get_timer(0);
393 while (!(esdhc_read32(&regs->irqstat) & flags)) {
394 if (get_timer(start) > 1000) {
395 err = -ETIMEDOUT;
396 goto out;
397 }
398 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500399
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100400 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500401
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500402 if (irqstat & CMD_ERR) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900403 err = -ECOMM;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500404 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000405 }
406
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500407 if (irqstat & IRQSTAT_CTOE) {
Jaehoon Chung7825d202016-07-19 16:33:36 +0900408 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500409 goto out;
410 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500411
Dirk Behmed8552d62012-03-26 03:13:05 +0000412 /* Workaround for ESDHC errata ENGcm03648 */
413 if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800414 int timeout = 6000;
Dirk Behmed8552d62012-03-26 03:13:05 +0000415
Yangbo Lu3ffa8512015-04-15 10:13:12 +0800416 /* Poll on DATA0 line for cmd with busy signal for 600 ms */
Dirk Behmed8552d62012-03-26 03:13:05 +0000417 while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
418 PRSSTAT_DAT0)) {
419 udelay(100);
420 timeout--;
421 }
422
423 if (timeout <= 0) {
424 printf("Timeout waiting for DAT0 to go high!\n");
Jaehoon Chung7825d202016-07-19 16:33:36 +0900425 err = -ETIMEDOUT;
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500426 goto out;
Dirk Behmed8552d62012-03-26 03:13:05 +0000427 }
428 }
429
Andy Fleminge52ffb82008-10-30 16:47:16 -0500430 /* Copy the response to the response buffer */
431 if (cmd->resp_type & MMC_RSP_136) {
432 u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
433
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100434 cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
435 cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
436 cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
437 cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
Rabin Vincentb6eed942009-04-05 13:30:56 +0530438 cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
439 cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
440 cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
441 cmd->response[3] = (cmdrsp0 << 8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500442 } else
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100443 cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500444
445 /* Wait until all of the blocks are transferred */
446 if (data) {
Michael Wallebc9e13e2020-10-12 10:07:13 +0200447 if (IS_ENABLED(CONFIG_SYS_FSL_ESDHC_USE_PIO)) {
448 esdhc_pio_read_write(priv, data);
449 } else {
450 flags = DATA_COMPLETE;
451 if (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK ||
452 cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)
453 flags = IRQSTAT_BRR;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800454
Michael Wallebc9e13e2020-10-12 10:07:13 +0200455 do {
456 irqstat = esdhc_read32(&regs->irqstat);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500457
Michael Wallebc9e13e2020-10-12 10:07:13 +0200458 if (irqstat & IRQSTAT_DTOE) {
459 err = -ETIMEDOUT;
460 goto out;
461 }
Frans Meulenbroeks010ba982010-07-31 04:45:18 +0000462
Michael Wallebc9e13e2020-10-12 10:07:13 +0200463 if (irqstat & DATA_ERR) {
464 err = -ECOMM;
465 goto out;
466 }
467 } while ((irqstat & flags) != flags);
Ye.Li33a56b12014-02-20 18:00:57 +0800468
Michael Wallebc9e13e2020-10-12 10:07:13 +0200469 /*
470 * Need invalidate the dcache here again to avoid any
471 * cache-fill during the DMA operations such as the
472 * speculative pre-fetching etc.
473 */
474 dma_unmap_single(priv->dma_addr,
475 data->blocks * data->blocksize,
476 mmc_get_dma_dir(data));
477 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500478 }
479
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500480out:
481 /* Reset CMD and DATA portions on error */
482 if (err) {
483 esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
484 SYSCTL_RSTC);
485 while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
486 ;
487
488 if (data) {
489 esdhc_write32(&regs->sysctl,
490 esdhc_read32(&regs->sysctl) |
491 SYSCTL_RSTD);
492 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
493 ;
494 }
495 }
496
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100497 esdhc_write32(&regs->irqstat, -1);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500498
Andrew Gabbasova04a6e02014-03-24 02:41:06 -0500499 return err;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500500}
501
Simon Glass1d177d42017-07-29 11:35:17 -0600502static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500503{
Benoît Thébaudeau22464e02018-01-16 22:44:18 +0100504 struct fsl_esdhc *regs = priv->esdhc_regs;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200505 int div = 1;
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200506 int pre_div = 2;
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800507 unsigned int sdhc_clk = priv->sdhc_clk;
508 u32 time_out;
509 u32 value;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500510 uint clk;
511
Pantelis Antoniou2c850462014-03-11 19:34:20 +0200512 if (clock < mmc->cfg->f_min)
513 clock = mmc->cfg->f_min;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100514
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800515 while (sdhc_clk / (16 * pre_div) > clock && pre_div < 256)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200516 pre_div *= 2;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500517
Yangbo Lu4ee9b862019-10-21 18:09:09 +0800518 while (sdhc_clk / (div * pre_div) > clock && div < 16)
Lukasz Majewski2a521832019-05-07 17:47:28 +0200519 div++;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500520
Yangbo Ludd08eea2020-09-01 16:58:06 +0800521 mmc->clock = sdhc_clk / pre_div / div;
522 priv->clock = mmc->clock;
523
Benoît Thébaudeaue16e9222017-05-03 11:59:03 +0200524 pre_div >>= 1;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500525 div -= 1;
526
527 clk = (pre_div << 8) | (div << 4);
528
Kumar Gala09876a32010-03-18 15:51:05 -0500529 esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100530
531 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500532
Yinbo Zhu101d3ef2019-07-16 15:09:11 +0800533 time_out = 20;
534 value = PRSSTAT_SDSTB;
535 while (!(esdhc_read32(&regs->prsstat) & value)) {
536 if (time_out == 0) {
537 printf("fsl_esdhc: Internal clock never stabilised.\n");
538 break;
539 }
540 time_out--;
541 mdelay(1);
542 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500543
Eric Nelsonc8e615c2015-12-04 12:32:48 -0700544 esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500545}
546
Simon Glass1d177d42017-07-29 11:35:17 -0600547static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
Yangbo Lu163beec2015-04-22 13:57:40 +0800548{
Peng Fana4d36f72016-03-25 14:16:56 +0800549 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu163beec2015-04-22 13:57:40 +0800550 u32 value;
551 u32 time_out;
552
553 value = esdhc_read32(&regs->sysctl);
554
555 if (enable)
556 value |= SYSCTL_CKEN;
557 else
558 value &= ~SYSCTL_CKEN;
559
560 esdhc_write32(&regs->sysctl, value);
561
562 time_out = 20;
563 value = PRSSTAT_SDSTB;
564 while (!(esdhc_read32(&regs->prsstat) & value)) {
565 if (time_out == 0) {
566 printf("fsl_esdhc: Internal clock never stabilised.\n");
567 break;
568 }
569 time_out--;
570 mdelay(1);
571 }
Peng Fanc4142702018-01-21 19:00:24 +0800572}
Yangbo Lu163beec2015-04-22 13:57:40 +0800573
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800574static void esdhc_flush_async_fifo(struct fsl_esdhc_priv *priv)
575{
576 struct fsl_esdhc *regs = priv->esdhc_regs;
577 u32 time_out;
578
579 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_FAF);
580
581 time_out = 20;
582 while (esdhc_read32(&regs->esdhcctl) & ESDHCCTL_FAF) {
583 if (time_out == 0) {
584 printf("fsl_esdhc: Flush asynchronous FIFO timeout.\n");
585 break;
586 }
587 time_out--;
588 mdelay(1);
589 }
590}
591
592static void esdhc_tuning_block_enable(struct fsl_esdhc_priv *priv,
593 bool en)
594{
595 struct fsl_esdhc *regs = priv->esdhc_regs;
596
597 esdhc_clock_control(priv, false);
598 esdhc_flush_async_fifo(priv);
599 if (en)
600 esdhc_setbits32(&regs->tbctl, TBCTL_TB_EN);
601 else
602 esdhc_clrbits32(&regs->tbctl, TBCTL_TB_EN);
603 esdhc_clock_control(priv, true);
604}
605
606static void esdhc_exit_hs400(struct fsl_esdhc_priv *priv)
607{
608 struct fsl_esdhc *regs = priv->esdhc_regs;
609
610 esdhc_clrbits32(&regs->sdtimingctl, FLW_CTL_BG);
611 esdhc_clrbits32(&regs->sdclkctl, CMD_CLK_CTL);
612
613 esdhc_clock_control(priv, false);
614 esdhc_clrbits32(&regs->tbctl, HS400_MODE);
615 esdhc_clock_control(priv, true);
616
617 esdhc_clrbits32(&regs->dllcfg0, DLL_FREQ_SEL | DLL_ENABLE);
618 esdhc_clrbits32(&regs->tbctl, HS400_WNDW_ADJUST);
619
620 esdhc_tuning_block_enable(priv, false);
621}
622
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800623static int esdhc_set_timing(struct fsl_esdhc_priv *priv, enum bus_mode mode)
Yangbo Lu73da9c82020-09-01 16:58:01 +0800624{
625 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800626 ulong start;
627 u32 val;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800628
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800629 /* Exit HS400 mode before setting any other mode */
630 if (esdhc_read32(&regs->tbctl) & HS400_MODE &&
631 mode != MMC_HS_400)
632 esdhc_exit_hs400(priv);
633
Yangbo Lu73da9c82020-09-01 16:58:01 +0800634 esdhc_clock_control(priv, false);
635
636 if (mode == MMC_HS_200)
637 esdhc_clrsetbits32(&regs->autoc12err, UHSM_MASK,
638 UHSM_SDR104_HS200);
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800639 if (mode == MMC_HS_400) {
640 esdhc_setbits32(&regs->tbctl, HS400_MODE);
641 esdhc_setbits32(&regs->sdclkctl, CMD_CLK_CTL);
642 esdhc_clock_control(priv, true);
Yangbo Lu73da9c82020-09-01 16:58:01 +0800643
Yangbo Lu9ac60a42020-09-01 16:58:07 +0800644 if (priv->clock == 200000000)
645 esdhc_setbits32(&regs->dllcfg0, DLL_FREQ_SEL);
646
647 esdhc_setbits32(&regs->dllcfg0, DLL_ENABLE);
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800648
649 esdhc_setbits32(&regs->dllcfg0, DLL_RESET);
650 udelay(1);
651 esdhc_clrbits32(&regs->dllcfg0, DLL_RESET);
652
653 start = get_timer(0);
654 val = DLL_STS_SLV_LOCK;
655 while (!(esdhc_read32(&regs->dllstat0) & val)) {
656 if (get_timer(start) > 1000) {
657 printf("fsl_esdhc: delay chain lock timeout\n");
658 return -ETIMEDOUT;
659 }
660 }
661
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800662 esdhc_setbits32(&regs->tbctl, HS400_WNDW_ADJUST);
663
664 esdhc_clock_control(priv, false);
665 esdhc_flush_async_fifo(priv);
666 }
Yangbo Lu73da9c82020-09-01 16:58:01 +0800667 esdhc_clock_control(priv, true);
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800668 return 0;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800669}
670
Simon Glass6aa55dc2017-07-29 11:35:18 -0600671static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500672{
Peng Fana4d36f72016-03-25 14:16:56 +0800673 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800674 int ret;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500675
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800676 if (priv->is_sdhc_per_clk) {
677 /* Select to use peripheral clock */
678 esdhc_clock_control(priv, false);
679 esdhc_setbits32(&regs->esdhcctl, ESDHCCTL_PCS);
680 esdhc_clock_control(priv, true);
681 }
682
Yangbo Lu8f9ace12020-09-01 16:58:05 +0800683 if (mmc->selected_mode == MMC_HS_400)
684 esdhc_tuning_block_enable(priv, true);
685
Andy Fleminge52ffb82008-10-30 16:47:16 -0500686 /* Set the clock speed */
Peng Fanc4142702018-01-21 19:00:24 +0800687 if (priv->clock != mmc->clock)
688 set_sysctl(priv, mmc, mmc->clock);
689
Yangbo Lu73da9c82020-09-01 16:58:01 +0800690 /* Set timing */
Yangbo Lu8fbe95b2020-10-20 11:04:52 +0800691 ret = esdhc_set_timing(priv, mmc->selected_mode);
692 if (ret)
693 return ret;
Yangbo Lu73da9c82020-09-01 16:58:01 +0800694
Andy Fleminge52ffb82008-10-30 16:47:16 -0500695 /* Set the bus width */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100696 esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500697
698 if (mmc->bus_width == 4)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100699 esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500700 else if (mmc->bus_width == 8)
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100701 esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
702
Jaehoon Chungb6cd1d32016-12-30 15:30:16 +0900703 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500704}
705
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000706static void esdhc_enable_cache_snooping(struct fsl_esdhc *regs)
707{
708#ifdef CONFIG_ARCH_MPC830X
709 immap_t *immr = (immap_t *)CONFIG_SYS_IMMR;
710 sysconf83xx_t *sysconf = &immr->sysconf;
711
712 setbits_be32(&sysconf->sdhccr, 0x02000000);
713#else
714 esdhc_write32(&regs->esdhcctl, 0x00000040);
715#endif
716}
717
Simon Glass6aa55dc2017-07-29 11:35:18 -0600718static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500719{
Peng Fana4d36f72016-03-25 14:16:56 +0800720 struct fsl_esdhc *regs = priv->esdhc_regs;
Simon Glass0c3ef222017-07-29 11:35:20 -0600721 ulong start;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500722
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100723 /* Reset the entire host controller */
Dirk Behmedbe67252013-07-15 15:44:29 +0200724 esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100725
726 /* Wait until the controller is available */
Simon Glass0c3ef222017-07-29 11:35:20 -0600727 start = get_timer(0);
728 while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
729 if (get_timer(start) > 1000)
730 return -ETIMEDOUT;
731 }
Andy Fleminge52ffb82008-10-30 16:47:16 -0500732
Yangbo Lu573859c2020-09-01 16:58:02 +0800733 /* Clean TBCTL[TB_EN] which is not able to be reset by reset all */
734 esdhc_clrbits32(&regs->tbctl, TBCTL_TB_EN);
735
Rasmus Villemoesa6d1f1a2020-01-30 12:06:45 +0000736 esdhc_enable_cache_snooping(regs);
P.V.Suresh7b1868b2010-12-04 10:37:23 +0530737
Dirk Behmedbe67252013-07-15 15:44:29 +0200738 esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500739
740 /* Set the initial clock speed */
Yangbo Luee2708b2020-10-20 11:04:51 +0800741 set_sysctl(priv, mmc, 400000);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500742
743 /* Disable the BRR and BWR bits in IRQSTAT */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100744 esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500745
746 /* Put the PROCTL reg back to the default */
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100747 esdhc_write32(&regs->proctl, PROCTL_INIT);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500748
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100749 /* Set timout to the maximum value */
750 esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
Andy Fleminge52ffb82008-10-30 16:47:16 -0500751
Thierry Reding8cee4c982012-01-02 01:15:38 +0000752 return 0;
753}
754
Simon Glass6aa55dc2017-07-29 11:35:18 -0600755static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
Thierry Reding8cee4c982012-01-02 01:15:38 +0000756{
Peng Fana4d36f72016-03-25 14:16:56 +0800757 struct fsl_esdhc *regs = priv->esdhc_regs;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500758
Haijun.Zhang05f58542014-01-10 13:52:17 +0800759#ifdef CONFIG_ESDHC_DETECT_QUIRK
760 if (CONFIG_ESDHC_DETECT_QUIRK)
761 return 1;
762#endif
Yangbo Lu8abc0432020-05-19 11:06:43 +0800763 if (esdhc_read32(&regs->prsstat) & PRSSTAT_CINS)
764 return 1;
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100765
Yangbo Lu8abc0432020-05-19 11:06:43 +0800766 return 0;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500767}
768
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800769static void fsl_esdhc_get_cfg_common(struct fsl_esdhc_priv *priv,
770 struct mmc_config *cfg)
Andy Fleminge52ffb82008-10-30 16:47:16 -0500771{
Yangbo Lub64dc8d2019-10-31 18:54:23 +0800772 struct fsl_esdhc *regs = priv->esdhc_regs;
Yangbo Lu63267b42019-10-31 18:54:21 +0800773 u32 caps;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500774
Wang Huanc9292132014-09-05 13:52:40 +0800775 caps = esdhc_read32(&regs->hostcapblt);
Michael Wallebc9e13e2020-10-12 10:07:13 +0200776 if (IS_ENABLED(CONFIG_SYS_FSL_ERRATUM_ESDHC135))
777 caps &= ~(HOSTCAPBLT_SRS | HOSTCAPBLT_VS18 | HOSTCAPBLT_VS30);
778 if (IS_ENABLED(CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33))
779 caps |= HOSTCAPBLT_VS33;
Yangbo Lu63267b42019-10-31 18:54:21 +0800780 if (caps & HOSTCAPBLT_VS18)
781 cfg->voltages |= MMC_VDD_165_195;
782 if (caps & HOSTCAPBLT_VS30)
783 cfg->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
784 if (caps & HOSTCAPBLT_VS33)
785 cfg->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
Li Yangd4933f22010-11-25 17:06:09 +0000786
Simon Glassfa02ca52017-07-29 11:35:21 -0600787 cfg->name = "FSL_SDHC";
Abbas Razae6bf9772013-03-25 09:13:34 +0000788
Yangbo Lu63267b42019-10-31 18:54:21 +0800789 if (caps & HOSTCAPBLT_HSS)
Simon Glassfa02ca52017-07-29 11:35:21 -0600790 cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
Andy Fleminge52ffb82008-10-30 16:47:16 -0500791
Simon Glassfa02ca52017-07-29 11:35:21 -0600792 cfg->f_min = 400000;
Peng Fanc4142702018-01-21 19:00:24 +0800793 cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
Simon Glassfa02ca52017-07-29 11:35:21 -0600794 cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
Peng Fana4d36f72016-03-25 14:16:56 +0800795}
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400796
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100797#ifdef CONFIG_OF_LIBFDT
Yangbo Lud84139c2017-01-17 10:43:54 +0800798__weak int esdhc_status_fixup(void *blob, const char *compat)
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400799{
Michael Wallebc9e13e2020-10-12 10:07:13 +0200800 if (IS_ENABLED(CONFIG_FSL_ESDHC_PIN_MUX) && !hwconfig("esdhc")) {
Chenhui Zhao025eab02011-01-04 17:23:05 +0800801 do_fixup_by_compat(blob, compat, "status", "disabled",
Yangbo Lud84139c2017-01-17 10:43:54 +0800802 sizeof("disabled"), 1);
803 return 1;
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400804 }
Michael Wallebc9e13e2020-10-12 10:07:13 +0200805
Yangbo Lud84139c2017-01-17 10:43:54 +0800806 return 0;
807}
808
Yangbo Luce884022020-05-19 11:06:44 +0800809
Michael Wallebc9e13e2020-10-12 10:07:13 +0200810#if CONFIG_IS_ENABLED(DM_MMC)
811static int fsl_esdhc_get_cd(struct udevice *dev);
Yangbo Luce884022020-05-19 11:06:44 +0800812static void esdhc_disable_for_no_card(void *blob)
813{
814 struct udevice *dev;
815
816 for (uclass_first_device(UCLASS_MMC, &dev);
817 dev;
818 uclass_next_device(&dev)) {
819 char esdhc_path[50];
820
821 if (fsl_esdhc_get_cd(dev))
822 continue;
823
824 snprintf(esdhc_path, sizeof(esdhc_path), "/soc/esdhc@%lx",
825 (unsigned long)dev_read_addr(dev));
826 do_fixup_by_path(blob, esdhc_path, "status", "disabled",
827 sizeof("disabled"), 1);
828 }
829}
Michael Wallebc9e13e2020-10-12 10:07:13 +0200830#else
831static void esdhc_disable_for_no_card(void *blob)
832{
833}
Yangbo Luce884022020-05-19 11:06:44 +0800834#endif
835
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900836void fdt_fixup_esdhc(void *blob, struct bd_info *bd)
Yangbo Lud84139c2017-01-17 10:43:54 +0800837{
838 const char *compat = "fsl,esdhc";
839
840 if (esdhc_status_fixup(blob, compat))
841 return;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200842
843 if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND))
844 esdhc_disable_for_no_card(blob);
845
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400846 do_fixup_by_compat_u32(blob, compat, "clock-frequency",
Simon Glass9e247d12012-12-13 20:49:05 +0000847 gd->arch.sdhc_clk, 1);
Anton Vorontsovf751a3c2009-06-10 00:25:29 +0400848}
Stefano Babicff7a5ca2010-02-05 15:11:27 +0100849#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800850
Yangbo Lu4fc93332019-10-31 18:54:26 +0800851#if !CONFIG_IS_ENABLED(DM_MMC)
852static int esdhc_getcd(struct mmc *mmc)
853{
854 struct fsl_esdhc_priv *priv = mmc->priv;
855
856 return esdhc_getcd_common(priv);
857}
858
859static int esdhc_init(struct mmc *mmc)
860{
861 struct fsl_esdhc_priv *priv = mmc->priv;
862
863 return esdhc_init_common(priv, mmc);
864}
865
866static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
867 struct mmc_data *data)
868{
869 struct fsl_esdhc_priv *priv = mmc->priv;
870
871 return esdhc_send_cmd_common(priv, mmc, cmd, data);
872}
873
874static int esdhc_set_ios(struct mmc *mmc)
875{
876 struct fsl_esdhc_priv *priv = mmc->priv;
877
878 return esdhc_set_ios_common(priv, mmc);
879}
880
881static const struct mmc_ops esdhc_ops = {
882 .getcd = esdhc_getcd,
883 .init = esdhc_init,
884 .send_cmd = esdhc_send_cmd,
885 .set_ios = esdhc_set_ios,
886};
887
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900888int fsl_esdhc_initialize(struct bd_info *bis, struct fsl_esdhc_cfg *cfg)
Yangbo Lu4fc93332019-10-31 18:54:26 +0800889{
890 struct fsl_esdhc_plat *plat;
891 struct fsl_esdhc_priv *priv;
892 struct mmc_config *mmc_cfg;
893 struct mmc *mmc;
894
895 if (!cfg)
896 return -EINVAL;
897
898 priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
899 if (!priv)
900 return -ENOMEM;
901 plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
902 if (!plat) {
903 free(priv);
904 return -ENOMEM;
905 }
906
907 priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
908 priv->sdhc_clk = cfg->sdhc_clk;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800909 if (gd->arch.sdhc_per_clk)
910 priv->is_sdhc_per_clk = true;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800911
912 mmc_cfg = &plat->cfg;
913
914 if (cfg->max_bus_width == 8) {
915 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
916 MMC_MODE_8BIT;
917 } else if (cfg->max_bus_width == 4) {
918 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT;
919 } else if (cfg->max_bus_width == 1) {
920 mmc_cfg->host_caps |= MMC_MODE_1BIT;
921 } else {
922 mmc_cfg->host_caps |= MMC_MODE_1BIT | MMC_MODE_4BIT |
923 MMC_MODE_8BIT;
924 printf("No max bus width provided. Assume 8-bit supported.\n");
925 }
926
Michael Wallebc9e13e2020-10-12 10:07:13 +0200927 if (IS_ENABLED(CONFIG_ESDHC_DETECT_8_BIT_QUIRK))
Yangbo Lu4fc93332019-10-31 18:54:26 +0800928 mmc_cfg->host_caps &= ~MMC_MODE_8BIT;
Michael Wallebc9e13e2020-10-12 10:07:13 +0200929
Yangbo Lu4fc93332019-10-31 18:54:26 +0800930 mmc_cfg->ops = &esdhc_ops;
931
932 fsl_esdhc_get_cfg_common(priv, mmc_cfg);
933
934 mmc = mmc_create(mmc_cfg, priv);
935 if (!mmc)
936 return -EIO;
937
938 priv->mmc = mmc;
939 return 0;
940}
941
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900942int fsl_esdhc_mmc_init(struct bd_info *bis)
Yangbo Lu4fc93332019-10-31 18:54:26 +0800943{
944 struct fsl_esdhc_cfg *cfg;
945
946 cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
947 cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800948 /* Prefer peripheral clock which provides higher frequency. */
949 if (gd->arch.sdhc_per_clk)
950 cfg->sdhc_clk = gd->arch.sdhc_per_clk;
951 else
952 cfg->sdhc_clk = gd->arch.sdhc_clk;
Yangbo Lu4fc93332019-10-31 18:54:26 +0800953 return fsl_esdhc_initialize(bis, cfg);
954}
955#else /* DM_MMC */
Peng Fana4d36f72016-03-25 14:16:56 +0800956static int fsl_esdhc_probe(struct udevice *dev)
957{
958 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -0700959 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800960 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
Michael Walle081d4012020-10-12 10:07:14 +0200961 u32 caps, hostver;
Peng Fana4d36f72016-03-25 14:16:56 +0800962 fdt_addr_t addr;
Simon Glass407025d2017-07-29 11:35:24 -0600963 struct mmc *mmc;
Yangbo Luce884022020-05-19 11:06:44 +0800964 int ret;
Peng Fana4d36f72016-03-25 14:16:56 +0800965
Simon Glass80e9df42017-07-29 11:35:23 -0600966 addr = dev_read_addr(dev);
Peng Fana4d36f72016-03-25 14:16:56 +0800967 if (addr == FDT_ADDR_T_NONE)
968 return -EINVAL;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000969#ifdef CONFIG_PPC
970 priv->esdhc_regs = (struct fsl_esdhc *)lower_32_bits(addr);
971#else
Peng Fana4d36f72016-03-25 14:16:56 +0800972 priv->esdhc_regs = (struct fsl_esdhc *)addr;
Yinbo Zhu583d5e92019-04-11 11:01:50 +0000973#endif
Peng Fana4d36f72016-03-25 14:16:56 +0800974 priv->dev = dev;
975
Michael Walle081d4012020-10-12 10:07:14 +0200976 if (IS_ENABLED(CONFIG_FSL_ESDHC_SUPPORT_ADMA2)) {
977 /*
978 * Only newer eSDHC controllers can do ADMA2 if the ADMA flag
979 * is set in the host capabilities register.
980 */
981 caps = esdhc_read32(&priv->esdhc_regs->hostcapblt);
982 hostver = esdhc_read32(&priv->esdhc_regs->hostver);
983 if (caps & HOSTCAPBLT_DMAS &&
984 HOSTVER_VENDOR(hostver) > VENDOR_V_22) {
985 priv->adma_desc_table = sdhci_adma_init();
986 if (!priv->adma_desc_table)
987 debug("Could not allocate ADMA tables, falling back to SDMA\n");
988 }
989 }
990
Yangbo Lu1ca7a9f2019-12-19 18:59:30 +0800991 if (gd->arch.sdhc_per_clk) {
992 priv->sdhc_clk = gd->arch.sdhc_per_clk;
993 priv->is_sdhc_per_clk = true;
994 } else {
995 priv->sdhc_clk = gd->arch.sdhc_clk;
996 }
997
Yangbo Lub8626e42019-11-12 19:28:36 +0800998 if (priv->sdhc_clk <= 0) {
999 dev_err(dev, "Unable to get clk for %s\n", dev->name);
1000 return -EINVAL;
Peng Fana4d36f72016-03-25 14:16:56 +08001001 }
1002
Yangbo Lub64dc8d2019-10-31 18:54:23 +08001003 fsl_esdhc_get_cfg_common(priv, &plat->cfg);
Peng Fana4d36f72016-03-25 14:16:56 +08001004
Yinbo Zhu101d3ef2019-07-16 15:09:11 +08001005 mmc_of_parse(dev, &plat->cfg);
1006
Simon Glass407025d2017-07-29 11:35:24 -06001007 mmc = &plat->mmc;
1008 mmc->cfg = &plat->cfg;
1009 mmc->dev = dev;
Yangbo Lu4cc119b2019-05-23 11:05:46 +08001010
Simon Glass407025d2017-07-29 11:35:24 -06001011 upriv->mmc = mmc;
Peng Fana4d36f72016-03-25 14:16:56 +08001012
Yangbo Luce884022020-05-19 11:06:44 +08001013 ret = esdhc_init_common(priv, mmc);
1014 if (ret)
1015 return ret;
1016
Michael Wallebc9e13e2020-10-12 10:07:13 +02001017 if (IS_ENABLED(CONFIG_FSL_ESDHC_33V_IO_RELIABILITY_WORKAROUND) &&
1018 !fsl_esdhc_get_cd(dev))
Yangbo Luce884022020-05-19 11:06:44 +08001019 esdhc_setbits32(&priv->esdhc_regs->proctl, PROCTL_VOLT_SEL);
Michael Wallebc9e13e2020-10-12 10:07:13 +02001020
Yangbo Luce884022020-05-19 11:06:44 +08001021 return 0;
Peng Fana4d36f72016-03-25 14:16:56 +08001022}
1023
Simon Glass407025d2017-07-29 11:35:24 -06001024static int fsl_esdhc_get_cd(struct udevice *dev)
1025{
Simon Glassfa20e932020-12-03 16:55:20 -07001026 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001027 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1028
Yangbo Lu9fed28d2019-10-31 18:54:24 +08001029 if (plat->cfg.host_caps & MMC_CAP_NONREMOVABLE)
1030 return 1;
1031
Simon Glass407025d2017-07-29 11:35:24 -06001032 return esdhc_getcd_common(priv);
1033}
1034
1035static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1036 struct mmc_data *data)
1037{
Simon Glassfa20e932020-12-03 16:55:20 -07001038 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001039 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1040
1041 return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1042}
1043
1044static int fsl_esdhc_set_ios(struct udevice *dev)
1045{
Simon Glassfa20e932020-12-03 16:55:20 -07001046 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001047 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1048
1049 return esdhc_set_ios_common(priv, &plat->mmc);
1050}
1051
Yangbo Lu76c74692020-09-01 16:58:00 +08001052static int fsl_esdhc_reinit(struct udevice *dev)
1053{
Simon Glassfa20e932020-12-03 16:55:20 -07001054 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Yangbo Lu76c74692020-09-01 16:58:00 +08001055 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1056
1057 return esdhc_init_common(priv, &plat->mmc);
1058}
1059
Yangbo Lu73da9c82020-09-01 16:58:01 +08001060#ifdef MMC_SUPPORTS_TUNING
Yangbo Lu73da9c82020-09-01 16:58:01 +08001061static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
1062{
Simon Glassfa20e932020-12-03 16:55:20 -07001063 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Yangbo Lu73da9c82020-09-01 16:58:01 +08001064 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1065 struct fsl_esdhc *regs = priv->esdhc_regs;
1066 u32 val, irqstaten;
1067 int i;
1068
1069 esdhc_tuning_block_enable(priv, true);
1070 esdhc_setbits32(&regs->autoc12err, EXECUTE_TUNING);
1071
1072 irqstaten = esdhc_read32(&regs->irqstaten);
1073 esdhc_write32(&regs->irqstaten, IRQSTATEN_BRR);
1074
1075 for (i = 0; i < MAX_TUNING_LOOP; i++) {
1076 mmc_send_tuning(&plat->mmc, opcode, NULL);
1077 mdelay(1);
1078
1079 val = esdhc_read32(&regs->autoc12err);
1080 if (!(val & EXECUTE_TUNING)) {
1081 if (val & SMPCLKSEL)
1082 break;
1083 }
1084 }
1085
1086 esdhc_write32(&regs->irqstaten, irqstaten);
1087
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001088 if (i != MAX_TUNING_LOOP) {
1089 if (plat->mmc.hs400_tuning)
1090 esdhc_setbits32(&regs->sdtimingctl, FLW_CTL_BG);
Yangbo Lu73da9c82020-09-01 16:58:01 +08001091 return 0;
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001092 }
Yangbo Lu73da9c82020-09-01 16:58:01 +08001093
1094 printf("fsl_esdhc: tuning failed!\n");
1095 esdhc_clrbits32(&regs->autoc12err, SMPCLKSEL);
1096 esdhc_clrbits32(&regs->autoc12err, EXECUTE_TUNING);
1097 esdhc_tuning_block_enable(priv, false);
1098 return -ETIMEDOUT;
1099}
1100#endif
1101
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001102int fsl_esdhc_hs400_prepare_ddr(struct udevice *dev)
1103{
1104 struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1105
1106 esdhc_tuning_block_enable(priv, false);
1107 return 0;
1108}
1109
Simon Glass407025d2017-07-29 11:35:24 -06001110static const struct dm_mmc_ops fsl_esdhc_ops = {
1111 .get_cd = fsl_esdhc_get_cd,
1112 .send_cmd = fsl_esdhc_send_cmd,
1113 .set_ios = fsl_esdhc_set_ios,
Yinbo Zhu101d3ef2019-07-16 15:09:11 +08001114#ifdef MMC_SUPPORTS_TUNING
1115 .execute_tuning = fsl_esdhc_execute_tuning,
1116#endif
Yangbo Lu76c74692020-09-01 16:58:00 +08001117 .reinit = fsl_esdhc_reinit,
Yangbo Lu8f9ace12020-09-01 16:58:05 +08001118 .hs400_prepare_ddr = fsl_esdhc_hs400_prepare_ddr,
Simon Glass407025d2017-07-29 11:35:24 -06001119};
Simon Glass407025d2017-07-29 11:35:24 -06001120
Peng Fana4d36f72016-03-25 14:16:56 +08001121static const struct udevice_id fsl_esdhc_ids[] = {
Yangbo Lu2a99b602016-12-07 11:54:31 +08001122 { .compatible = "fsl,esdhc", },
Peng Fana4d36f72016-03-25 14:16:56 +08001123 { /* sentinel */ }
1124};
1125
Simon Glass407025d2017-07-29 11:35:24 -06001126static int fsl_esdhc_bind(struct udevice *dev)
1127{
Simon Glassfa20e932020-12-03 16:55:20 -07001128 struct fsl_esdhc_plat *plat = dev_get_plat(dev);
Simon Glass407025d2017-07-29 11:35:24 -06001129
1130 return mmc_bind(dev, &plat->mmc, &plat->cfg);
1131}
Simon Glass407025d2017-07-29 11:35:24 -06001132
Peng Fana4d36f72016-03-25 14:16:56 +08001133U_BOOT_DRIVER(fsl_esdhc) = {
1134 .name = "fsl-esdhc-mmc",
1135 .id = UCLASS_MMC,
1136 .of_match = fsl_esdhc_ids,
Simon Glass407025d2017-07-29 11:35:24 -06001137 .ops = &fsl_esdhc_ops,
Simon Glass407025d2017-07-29 11:35:24 -06001138 .bind = fsl_esdhc_bind,
Peng Fana4d36f72016-03-25 14:16:56 +08001139 .probe = fsl_esdhc_probe,
Simon Glass71fa5b42020-12-03 16:55:18 -07001140 .plat_auto = sizeof(struct fsl_esdhc_plat),
Simon Glass8a2b47f2020-12-03 16:55:17 -07001141 .priv_auto = sizeof(struct fsl_esdhc_priv),
Peng Fana4d36f72016-03-25 14:16:56 +08001142};
1143#endif