blob: 2f422634d5ae42addd073126570a79a96e73f541 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ashish Kumar227b4bc2017-08-31 16:12:54 +05302/*
Pramod Kumara0531822018-10-12 14:04:27 +00003 * Copyright 2017-2018 NXP
Ashish Kumar227b4bc2017-08-31 16:12:54 +05304 */
5#include <common.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -06006#include <env.h>
Ashish Kumar227b4bc2017-08-31 16:12:54 +05307#include <i2c.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -06009#include <log.h>
Ashish Kumar227b4bc2017-08-31 16:12:54 +053010#include <malloc.h>
11#include <errno.h>
12#include <netdev.h>
13#include <fsl_ifc.h>
14#include <fsl_ddr.h>
15#include <fsl_sec.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Ashish Kumar227b4bc2017-08-31 16:12:54 +053017#include <asm/io.h>
18#include <fdt_support.h>
Simon Glassdbd79542020-05-10 11:40:11 -060019#include <linux/delay.h>
Masahiro Yamada75f82d02018-03-05 01:20:11 +090020#include <linux/libfdt.h>
Ashish Kumar227b4bc2017-08-31 16:12:54 +053021#include <fsl-mc/fsl_mc.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060022#include <env_internal.h>
Ashish Kumar227b4bc2017-08-31 16:12:54 +053023#include <asm/arch-fsl-layerscape/soc.h>
24#include <asm/arch/ppa.h>
Yangbo Lu1d879532017-11-27 15:40:17 +080025#include <hwconfig.h>
Rajesh Bhagata4216252018-01-17 16:13:09 +053026#include <asm/arch/fsl_serdes.h>
27#include <asm/arch/soc.h>
Laurentiu Tudor7690ea72019-07-30 17:29:58 +030028#include <asm/arch-fsl-layerscape/fsl_icid.h>
Stephen Carlson267ddcc2021-06-22 16:41:38 -070029#include "../common/i2c_mux.h"
Ashish Kumar227b4bc2017-08-31 16:12:54 +053030
31#include "../common/qixis.h"
32#include "ls1088a_qixis.h"
Rajesh Bhagata4216252018-01-17 16:13:09 +053033#include "../common/vid.h"
34#include <fsl_immap.h>
Ashish Kumar227b4bc2017-08-31 16:12:54 +053035
36DECLARE_GLOBAL_DATA_PTR;
37
Pankit Garg112aeba2018-12-27 04:37:57 +000038#ifdef CONFIG_TARGET_LS1088AQDS
39#ifdef CONFIG_TFABOOT
40struct ifc_regs ifc_cfg_ifc_nor_boot[CONFIG_SYS_FSL_IFC_BANK_COUNT] = {
41 {
42 "nor0",
43 CONFIG_SYS_NOR0_CSPR_EARLY,
44 CONFIG_SYS_NOR0_CSPR_EXT,
45 CONFIG_SYS_NOR_AMASK,
46 CONFIG_SYS_NOR_CSOR,
47 {
48 CONFIG_SYS_NOR_FTIM0,
49 CONFIG_SYS_NOR_FTIM1,
50 CONFIG_SYS_NOR_FTIM2,
51 CONFIG_SYS_NOR_FTIM3
52 },
53 0,
54 CONFIG_SYS_NOR0_CSPR,
55 0,
56 },
57 {
58 "nor1",
59 CONFIG_SYS_NOR1_CSPR_EARLY,
60 CONFIG_SYS_NOR0_CSPR_EXT,
61 CONFIG_SYS_NOR_AMASK_EARLY,
62 CONFIG_SYS_NOR_CSOR,
63 {
64 CONFIG_SYS_NOR_FTIM0,
65 CONFIG_SYS_NOR_FTIM1,
66 CONFIG_SYS_NOR_FTIM2,
67 CONFIG_SYS_NOR_FTIM3
68 },
69 0,
70 CONFIG_SYS_NOR1_CSPR,
71 CONFIG_SYS_NOR_AMASK,
72 },
73 {
74 "nand",
75 CONFIG_SYS_NAND_CSPR,
76 CONFIG_SYS_NAND_CSPR_EXT,
77 CONFIG_SYS_NAND_AMASK,
78 CONFIG_SYS_NAND_CSOR,
79 {
80 CONFIG_SYS_NAND_FTIM0,
81 CONFIG_SYS_NAND_FTIM1,
82 CONFIG_SYS_NAND_FTIM2,
83 CONFIG_SYS_NAND_FTIM3
84 },
85 },
86 {
87 "fpga",
88 CONFIG_SYS_FPGA_CSPR,
89 CONFIG_SYS_FPGA_CSPR_EXT,
90 SYS_FPGA_AMASK,
91 CONFIG_SYS_FPGA_CSOR,
92 {
93 SYS_FPGA_CS_FTIM0,
94 SYS_FPGA_CS_FTIM1,
95 SYS_FPGA_CS_FTIM2,
96 SYS_FPGA_CS_FTIM3
97 },
98 0,
99 SYS_FPGA_CSPR_FINAL,
100 0,
101 }
102};
103
104struct ifc_regs ifc_cfg_qspi_nor_boot[CONFIG_SYS_FSL_IFC_BANK_COUNT] = {
105 {
106 "nand",
107 CONFIG_SYS_NAND_CSPR,
108 CONFIG_SYS_NAND_CSPR_EXT,
109 CONFIG_SYS_NAND_AMASK,
110 CONFIG_SYS_NAND_CSOR,
111 {
112 CONFIG_SYS_NAND_FTIM0,
113 CONFIG_SYS_NAND_FTIM1,
114 CONFIG_SYS_NAND_FTIM2,
115 CONFIG_SYS_NAND_FTIM3
116 },
117 },
118 {
119 "reserved",
120 },
121 {
122 "fpga",
123 CONFIG_SYS_FPGA_CSPR,
124 CONFIG_SYS_FPGA_CSPR_EXT,
125 SYS_FPGA_AMASK,
126 CONFIG_SYS_FPGA_CSOR,
127 {
128 SYS_FPGA_CS_FTIM0,
129 SYS_FPGA_CS_FTIM1,
130 SYS_FPGA_CS_FTIM2,
131 SYS_FPGA_CS_FTIM3
132 },
133 0,
134 SYS_FPGA_CSPR_FINAL,
135 0,
136 }
137};
138
139void ifc_cfg_boot_info(struct ifc_regs_info *regs_info)
140{
141 enum boot_src src = get_boot_src();
142
143 if (src == BOOT_SOURCE_QSPI_NOR)
144 regs_info->regs = ifc_cfg_qspi_nor_boot;
145 else
146 regs_info->regs = ifc_cfg_ifc_nor_boot;
147
148 regs_info->cs_size = CONFIG_SYS_FSL_IFC_BANK_COUNT;
149}
150#endif /* CONFIG_TFABOOT */
151#endif /* CONFIG_TARGET_LS1088AQDS */
152
Sumit Garg08da8b22018-01-06 09:04:24 +0530153int board_early_init_f(void)
154{
Ashish Kumarf719b192018-02-19 14:14:53 +0530155#if defined(CONFIG_SYS_I2C_EARLY_INIT) && defined(CONFIG_TARGET_LS1088AQDS)
156 i2c_early_init_f();
157#endif
Sumit Garg08da8b22018-01-06 09:04:24 +0530158 fsl_lsch3_early_init_f();
159 return 0;
160}
161
162#ifdef CONFIG_FSL_QIXIS
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530163unsigned long long get_qixis_addr(void)
164{
165 unsigned long long addr;
166
167 if (gd->flags & GD_FLG_RELOC)
168 addr = QIXIS_BASE_PHYS;
169 else
170 addr = QIXIS_BASE_PHYS_EARLY;
171
172 /*
173 * IFC address under 256MB is mapped to 0x30000000, any address above
174 * is mapped to 0x5_10000000 up to 4GB.
175 */
176 addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
177
178 return addr;
179}
Sumit Garg08da8b22018-01-06 09:04:24 +0530180#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530181
Rajesh Bhagata4216252018-01-17 16:13:09 +0530182#if defined(CONFIG_VID)
183int init_func_vid(void)
184{
185 if (adjust_vdd(0) < 0)
186 printf("core voltage not adjusted\n");
187
188 return 0;
189}
Stephen Carlsonc3301a22021-02-08 11:11:29 +0100190
191u16 soc_get_fuse_vid(int vid_index)
192{
193 static const u16 vdd[32] = {
194 10250,
195 9875,
196 9750,
197 0, /* reserved */
198 0, /* reserved */
199 0, /* reserved */
200 0, /* reserved */
201 0, /* reserved */
202 9000,
203 0, /* reserved */
204 0, /* reserved */
205 0, /* reserved */
206 0, /* reserved */
207 0, /* reserved */
208 0, /* reserved */
209 0, /* reserved */
210 10000, /* 1.0000V */
211 10125,
212 10250,
213 0, /* reserved */
214 0, /* reserved */
215 0, /* reserved */
216 0, /* reserved */
217 0, /* reserved */
218 0, /* reserved */
219 0, /* reserved */
220 0, /* reserved */
221 0, /* reserved */
222 0, /* reserved */
223 0, /* reserved */
224 0, /* reserved */
225 0, /* reserved */
226 };
227
228 return vdd[vid_index];
229};
Rajesh Bhagata4216252018-01-17 16:13:09 +0530230#endif
231
Pramod Kumara0531822018-10-12 14:04:27 +0000232int is_pb_board(void)
233{
234 u8 board_id;
235
236 board_id = QIXIS_READ(id);
237 if (board_id == LS1088ARDB_PB_BOARD)
238 return 1;
239 else
240 return 0;
241}
242
243int fixup_ls1088ardb_pb_banner(void *fdt)
244{
245 fdt_setprop_string(fdt, 0, "model", "LS1088ARDB-PB Board");
246
247 return 0;
248}
249
Sumit Garg08da8b22018-01-06 09:04:24 +0530250#if !defined(CONFIG_SPL_BUILD)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530251int checkboard(void)
252{
Pankit Gargf5c2a832018-12-27 04:37:55 +0000253#ifdef CONFIG_TFABOOT
254 enum boot_src src = get_boot_src();
255#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530256 char buf[64];
257 u8 sw;
258 static const char *const freq[] = {"100", "125", "156.25",
259 "100 separate SSCG"};
260 int clock;
261
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530262#ifdef CONFIG_TARGET_LS1088AQDS
263 printf("Board: LS1088A-QDS, ");
264#else
Pramod Kumara0531822018-10-12 14:04:27 +0000265 if (is_pb_board())
266 printf("Board: LS1088ARDB-PB, ");
267 else
268 printf("Board: LS1088A-RDB, ");
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530269#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530270
271 sw = QIXIS_READ(arch);
272 printf("Board Arch: V%d, ", sw >> 4);
273
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530274#ifdef CONFIG_TARGET_LS1088AQDS
275 printf("Board version: %c, boot from ", (sw & 0xf) + 'A' - 1);
276#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530277 printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530278#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530279
280 memset((u8 *)buf, 0x00, ARRAY_SIZE(buf));
281
282 sw = QIXIS_READ(brdcfg[0]);
283 sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
284
Pankit Gargf5c2a832018-12-27 04:37:55 +0000285#ifdef CONFIG_TFABOOT
286 if (src == BOOT_SOURCE_SD_MMC)
287 puts("SD card\n");
288#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530289#ifdef CONFIG_SD_BOOT
290 puts("SD card\n");
291#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000292#endif /* CONFIG_TFABOOT */
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530293 switch (sw) {
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530294#ifdef CONFIG_TARGET_LS1088AQDS
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530295 case 0:
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530296 case 1:
297 case 2:
298 case 3:
299 case 4:
300 case 5:
301 case 6:
302 case 7:
303 printf("vBank: %d\n", sw);
304 break;
305 case 8:
306 puts("PromJet\n");
307 break;
308 case 15:
309 puts("IFCCard\n");
310 break;
311 case 14:
312#else
313 case 0:
314#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530315 puts("QSPI:");
316 sw = QIXIS_READ(brdcfg[0]);
317 sw = (sw & QIXIS_QMAP_MASK) >> QIXIS_QMAP_SHIFT;
318 if (sw == 0 || sw == 4)
319 puts("0\n");
320 else if (sw == 1)
321 puts("1\n");
322 else
323 puts("EMU\n");
324 break;
325
326 default:
327 printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
328 break;
329 }
330
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530331#ifdef CONFIG_TARGET_LS1088AQDS
332 printf("FPGA: v%d (%s), build %d",
333 (int)QIXIS_READ(scver), qixis_read_tag(buf),
334 (int)qixis_read_minor());
335 /* the timestamp string contains "\n" at the end */
336 printf(" on %s", qixis_read_time(buf));
337#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530338 printf("CPLD: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530339#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530340
341 /*
342 * Display the actual SERDES reference clocks as configured by the
343 * dip switches on the board. Note that the SWx registers could
344 * technically be set to force the reference clocks to match the
345 * values that the SERDES expects (or vice versa). For now, however,
346 * we just display both values and hope the user notices when they
347 * don't match.
348 */
349 puts("SERDES1 Reference : ");
350 sw = QIXIS_READ(brdcfg[2]);
351 clock = (sw >> 6) & 3;
352 printf("Clock1 = %sMHz ", freq[clock]);
353 clock = (sw >> 4) & 3;
354 printf("Clock2 = %sMHz", freq[clock]);
355
356 puts("\nSERDES2 Reference : ");
357 clock = (sw >> 2) & 3;
358 printf("Clock1 = %sMHz ", freq[clock]);
359 clock = (sw >> 0) & 3;
360 printf("Clock2 = %sMHz\n", freq[clock]);
361
362 return 0;
363}
Ashish Kumard029b272018-02-19 14:14:52 +0530364#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530365
366bool if_board_diff_clk(void)
367{
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530368#ifdef CONFIG_TARGET_LS1088AQDS
369 u8 diff_conf = QIXIS_READ(brdcfg[11]);
370 return diff_conf & 0x40;
371#else
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530372 u8 diff_conf = QIXIS_READ(dutcfg[11]);
373 return diff_conf & 0x80;
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530374#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530375}
376
377unsigned long get_board_sys_clk(void)
378{
379 u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
380
381 switch (sysclk_conf & 0x0f) {
382 case QIXIS_SYSCLK_83:
383 return 83333333;
384 case QIXIS_SYSCLK_100:
385 return 100000000;
386 case QIXIS_SYSCLK_125:
387 return 125000000;
388 case QIXIS_SYSCLK_133:
389 return 133333333;
390 case QIXIS_SYSCLK_150:
391 return 150000000;
392 case QIXIS_SYSCLK_160:
393 return 160000000;
394 case QIXIS_SYSCLK_166:
395 return 166666666;
396 }
397
398 return 66666666;
399}
400
401unsigned long get_board_ddr_clk(void)
402{
403 u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
404
405 if (if_board_diff_clk())
406 return get_board_sys_clk();
407 switch ((ddrclk_conf & 0x30) >> 4) {
408 case QIXIS_DDRCLK_100:
409 return 100000000;
410 case QIXIS_DDRCLK_125:
411 return 125000000;
412 case QIXIS_DDRCLK_133:
413 return 133333333;
414 }
415
416 return 66666666;
417}
418
Rajesh Bhagat6d809b82018-01-17 16:13:10 +0530419#if !defined(CONFIG_SPL_BUILD)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530420void board_retimer_init(void)
421{
422 u8 reg;
423
424 /* Retimer is connected to I2C1_CH5 */
Stephen Carlson267ddcc2021-06-22 16:41:38 -0700425 select_i2c_ch_pca9547(I2C_MUX_CH5, 0);
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530426
427 /* Access to Control/Shared register */
428 reg = 0x0;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200429#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530430 i2c_write(I2C_RETIMER_ADDR, 0xff, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800431#else
432 struct udevice *dev;
433
434 i2c_get_chip_for_busnum(0, I2C_RETIMER_ADDR, 1, &dev);
435 dm_i2c_write(dev, 0xff, &reg, 1);
436#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530437
438 /* Read device revision and ID */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200439#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530440 i2c_read(I2C_RETIMER_ADDR, 1, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800441#else
442 dm_i2c_read(dev, 1, &reg, 1);
443#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530444 debug("Retimer version id = 0x%x\n", reg);
445
446 /* Enable Broadcast. All writes target all channel register sets */
447 reg = 0x0c;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200448#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530449 i2c_write(I2C_RETIMER_ADDR, 0xff, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800450#else
451 dm_i2c_write(dev, 0xff, &reg, 1);
452#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530453
454 /* Reset Channel Registers */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200455#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530456 i2c_read(I2C_RETIMER_ADDR, 0, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800457#else
458 dm_i2c_read(dev, 0, &reg, 1);
459#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530460 reg |= 0x4;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200461#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530462 i2c_write(I2C_RETIMER_ADDR, 0, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800463#else
464 dm_i2c_write(dev, 0, &reg, 1);
465#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530466
467 /* Set data rate as 10.3125 Gbps */
468 reg = 0x90;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200469#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530470 i2c_write(I2C_RETIMER_ADDR, 0x60, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800471#else
472 dm_i2c_write(dev, 0x60, &reg, 1);
473#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530474 reg = 0xb3;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200475#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530476 i2c_write(I2C_RETIMER_ADDR, 0x61, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800477#else
478 dm_i2c_write(dev, 0x61, &reg, 1);
479#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530480 reg = 0x90;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200481#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530482 i2c_write(I2C_RETIMER_ADDR, 0x62, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800483#else
484 dm_i2c_write(dev, 0x62, &reg, 1);
485#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530486 reg = 0xb3;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200487#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530488 i2c_write(I2C_RETIMER_ADDR, 0x63, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800489#else
490 dm_i2c_write(dev, 0x63, &reg, 1);
491#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530492 reg = 0xcd;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200493#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530494 i2c_write(I2C_RETIMER_ADDR, 0x64, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800495#else
496 dm_i2c_write(dev, 0x64, &reg, 1);
497#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530498
499 /* Select VCO Divider to full rate (000) */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200500#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530501 i2c_read(I2C_RETIMER_ADDR, 0x2F, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800502#else
503 dm_i2c_read(dev, 0x2F, &reg, 1);
504#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530505 reg &= 0x0f;
506 reg |= 0x70;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200507#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530508 i2c_write(I2C_RETIMER_ADDR, 0x2F, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800509#else
510 dm_i2c_write(dev, 0x2F, &reg, 1);
511#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530512
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530513#ifdef CONFIG_TARGET_LS1088AQDS
514 /* Retimer is connected to I2C1_CH5 */
Stephen Carlson267ddcc2021-06-22 16:41:38 -0700515 select_i2c_ch_pca9547(I2C_MUX_CH5, 0);
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530516
517 /* Access to Control/Shared register */
518 reg = 0x0;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200519#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530520 i2c_write(I2C_RETIMER_ADDR2, 0xff, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800521#else
522 i2c_get_chip_for_busnum(0, I2C_RETIMER_ADDR2, 1, &dev);
523 dm_i2c_write(dev, 0xff, &reg, 1);
524#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530525
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530526 /* Read device revision and ID */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200527#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530528 i2c_read(I2C_RETIMER_ADDR2, 1, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800529#else
530 dm_i2c_read(dev, 1, &reg, 1);
531#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530532 debug("Retimer version id = 0x%x\n", reg);
533
534 /* Enable Broadcast. All writes target all channel register sets */
535 reg = 0x0c;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200536#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530537 i2c_write(I2C_RETIMER_ADDR2, 0xff, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800538#else
539 dm_i2c_write(dev, 0xff, &reg, 1);
540#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530541
542 /* Reset Channel Registers */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200543#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530544 i2c_read(I2C_RETIMER_ADDR2, 0, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800545#else
546 dm_i2c_read(dev, 0, &reg, 1);
547#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530548 reg |= 0x4;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200549#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530550 i2c_write(I2C_RETIMER_ADDR2, 0, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800551#else
552 dm_i2c_write(dev, 0, &reg, 1);
553#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530554
555 /* Set data rate as 10.3125 Gbps */
556 reg = 0x90;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200557#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530558 i2c_write(I2C_RETIMER_ADDR2, 0x60, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800559#else
560 dm_i2c_write(dev, 0x60, &reg, 1);
561#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530562 reg = 0xb3;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200563#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530564 i2c_write(I2C_RETIMER_ADDR2, 0x61, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800565#else
566 dm_i2c_write(dev, 0x61, &reg, 1);
567#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530568 reg = 0x90;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200569#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530570 i2c_write(I2C_RETIMER_ADDR2, 0x62, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800571#else
572 dm_i2c_write(dev, 0x62, &reg, 1);
573#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530574 reg = 0xb3;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200575#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530576 i2c_write(I2C_RETIMER_ADDR2, 0x63, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800577#else
578 dm_i2c_write(dev, 0x63, &reg, 1);
579#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530580 reg = 0xcd;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200581#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530582 i2c_write(I2C_RETIMER_ADDR2, 0x64, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800583#else
584 dm_i2c_write(dev, 0x64, &reg, 1);
585#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530586
587 /* Select VCO Divider to full rate (000) */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200588#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530589 i2c_read(I2C_RETIMER_ADDR2, 0x2F, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800590#else
591 dm_i2c_read(dev, 0x2F, &reg, 1);
592#endif
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530593 reg &= 0x0f;
594 reg |= 0x70;
Igor Opaniukf7c91762021-02-09 13:52:45 +0200595#if !CONFIG_IS_ENABLED(DM_I2C)
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530596 i2c_write(I2C_RETIMER_ADDR2, 0x2F, 1, &reg, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800597#else
598 dm_i2c_write(dev, 0x2F, &reg, 1);
599#endif
600
Ashish Kumar1ef4c772017-08-31 16:12:55 +0530601#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530602 /*return the default channel*/
Stephen Carlson267ddcc2021-06-22 16:41:38 -0700603 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530604}
605
Yangbo Lu1d879532017-11-27 15:40:17 +0800606#ifdef CONFIG_MISC_INIT_R
607int misc_init_r(void)
608{
609#ifdef CONFIG_TARGET_LS1088ARDB
610 u8 brdcfg5;
611
612 if (hwconfig("esdhc-force-sd")) {
613 brdcfg5 = QIXIS_READ(brdcfg[5]);
614 brdcfg5 &= ~BRDCFG5_SPISDHC_MASK;
615 brdcfg5 |= BRDCFG5_FORCE_SD;
616 QIXIS_WRITE(brdcfg[5], brdcfg5);
617 }
618#endif
Chuanhua Han26b39ef2019-08-01 16:36:57 +0800619
620#ifdef CONFIG_TARGET_LS1088AQDS
621 u8 brdcfg4, brdcfg5;
622
623 if (hwconfig("dspi-on-board")) {
624 brdcfg4 = QIXIS_READ(brdcfg[4]);
625 brdcfg4 &= ~BRDCFG4_USBOSC_MASK;
626 brdcfg4 |= BRDCFG4_SPI;
627 QIXIS_WRITE(brdcfg[4], brdcfg4);
628
629 brdcfg5 = QIXIS_READ(brdcfg[5]);
630 brdcfg5 &= ~BRDCFG5_SPR_MASK;
631 brdcfg5 |= BRDCFG5_SPI_ON_BOARD;
632 QIXIS_WRITE(brdcfg[5], brdcfg5);
633 } else if (hwconfig("dspi-off-board")) {
634 brdcfg4 = QIXIS_READ(brdcfg[4]);
635 brdcfg4 &= ~BRDCFG4_USBOSC_MASK;
636 brdcfg4 |= BRDCFG4_SPI;
637 QIXIS_WRITE(brdcfg[4], brdcfg4);
638
639 brdcfg5 = QIXIS_READ(brdcfg[5]);
640 brdcfg5 &= ~BRDCFG5_SPR_MASK;
641 brdcfg5 |= BRDCFG5_SPI_OFF_BOARD;
642 QIXIS_WRITE(brdcfg[5], brdcfg5);
643 }
644#endif
Yangbo Lu1d879532017-11-27 15:40:17 +0800645 return 0;
646}
647#endif
Rajesh Bhagat6d809b82018-01-17 16:13:10 +0530648#endif
Yangbo Lu1d879532017-11-27 15:40:17 +0800649
Rajesh Bhagata4216252018-01-17 16:13:09 +0530650int i2c_multiplexer_select_vid_channel(u8 channel)
651{
Stephen Carlson267ddcc2021-06-22 16:41:38 -0700652 return select_i2c_ch_pca9547(channel, 0);
Rajesh Bhagata4216252018-01-17 16:13:09 +0530653}
654
655#ifdef CONFIG_TARGET_LS1088AQDS
656/* read the current value(SVDD) of the LTM Regulator Voltage */
657int get_serdes_volt(void)
658{
659 int ret, vcode = 0;
660 u8 chan = PWM_CHANNEL0;
661
662 /* Select the PAGE 0 using PMBus commands PAGE for VDD */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200663#if !CONFIG_IS_ENABLED(DM_I2C)
Rajesh Bhagata4216252018-01-17 16:13:09 +0530664 ret = i2c_write(I2C_SVDD_MONITOR_ADDR,
665 PMBUS_CMD_PAGE, 1, &chan, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800666#else
667 struct udevice *dev;
668
669 ret = i2c_get_chip_for_busnum(0, I2C_SVDD_MONITOR_ADDR, 1, &dev);
670 if (!ret)
671 ret = dm_i2c_write(dev, PMBUS_CMD_PAGE,
672 &chan, 1);
673#endif
674
Rajesh Bhagata4216252018-01-17 16:13:09 +0530675 if (ret) {
676 printf("VID: failed to select VDD Page 0\n");
677 return ret;
678 }
679
680 /* Read the output voltage using PMBus command READ_VOUT */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200681#if !CONFIG_IS_ENABLED(DM_I2C)
Rajesh Bhagata4216252018-01-17 16:13:09 +0530682 ret = i2c_read(I2C_SVDD_MONITOR_ADDR,
683 PMBUS_CMD_READ_VOUT, 1, (void *)&vcode, 2);
Chuanhua Han8a898462019-07-23 18:43:11 +0800684#else
685 dm_i2c_read(dev, PMBUS_CMD_READ_VOUT, (void *)&vcode, 2);
686#endif
Rajesh Bhagata4216252018-01-17 16:13:09 +0530687 if (ret) {
688 printf("VID: failed to read the volatge\n");
689 return ret;
690 }
691
692 return vcode;
693}
694
695int set_serdes_volt(int svdd)
696{
697 int ret, vdd_last;
698 u8 buff[5] = {0x04, PWM_CHANNEL0, PMBUS_CMD_VOUT_COMMAND,
699 svdd & 0xFF, (svdd & 0xFF00) >> 8};
700
701 /* Write the desired voltage code to the SVDD regulator */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200702#if !CONFIG_IS_ENABLED(DM_I2C)
Rajesh Bhagata4216252018-01-17 16:13:09 +0530703 ret = i2c_write(I2C_SVDD_MONITOR_ADDR,
704 PMBUS_CMD_PAGE_PLUS_WRITE, 1, (void *)&buff, 5);
Chuanhua Han8a898462019-07-23 18:43:11 +0800705#else
706 struct udevice *dev;
707
708 ret = i2c_get_chip_for_busnum(0, I2C_SVDD_MONITOR_ADDR, 1, &dev);
709 if (!ret)
710 ret = dm_i2c_write(dev, PMBUS_CMD_PAGE_PLUS_WRITE,
711 (void *)&buff, 5);
712#endif
Rajesh Bhagata4216252018-01-17 16:13:09 +0530713 if (ret) {
714 printf("VID: I2C failed to write to the volatge regulator\n");
715 return -1;
716 }
717
718 /* Wait for the volatge to get to the desired value */
719 do {
720 vdd_last = get_serdes_volt();
721 if (vdd_last < 0) {
722 printf("VID: Couldn't read sensor abort VID adjust\n");
723 return -1;
724 }
725 } while (vdd_last != svdd);
726
727 return 1;
728}
729#else
730int get_serdes_volt(void)
731{
732 return 0;
733}
734
735int set_serdes_volt(int svdd)
736{
737 int ret;
738 u8 brdcfg4;
739
740 printf("SVDD changing of RDB\n");
741
742 /* Read the BRDCFG54 via CLPD */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200743#if !CONFIG_IS_ENABLED(DM_I2C)
Rajesh Bhagata4216252018-01-17 16:13:09 +0530744 ret = i2c_read(CONFIG_SYS_I2C_FPGA_ADDR,
745 QIXIS_BRDCFG4_OFFSET, 1, (void *)&brdcfg4, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800746#else
747 struct udevice *dev;
748
749 ret = i2c_get_chip_for_busnum(0, CONFIG_SYS_I2C_FPGA_ADDR, 1, &dev);
750 if (!ret)
751 ret = dm_i2c_read(dev, QIXIS_BRDCFG4_OFFSET,
752 (void *)&brdcfg4, 1);
753#endif
754
Rajesh Bhagata4216252018-01-17 16:13:09 +0530755 if (ret) {
756 printf("VID: I2C failed to read the CPLD BRDCFG4\n");
757 return -1;
758 }
759
760 brdcfg4 = brdcfg4 | 0x08;
761
762 /* Write to the BRDCFG4 */
Igor Opaniukf7c91762021-02-09 13:52:45 +0200763#if !CONFIG_IS_ENABLED(DM_I2C)
Rajesh Bhagata4216252018-01-17 16:13:09 +0530764 ret = i2c_write(CONFIG_SYS_I2C_FPGA_ADDR,
765 QIXIS_BRDCFG4_OFFSET, 1, (void *)&brdcfg4, 1);
Chuanhua Han8a898462019-07-23 18:43:11 +0800766#else
767 ret = dm_i2c_write(dev, QIXIS_BRDCFG4_OFFSET,
768 (void *)&brdcfg4, 1);
769#endif
770
Rajesh Bhagata4216252018-01-17 16:13:09 +0530771 if (ret) {
772 debug("VID: I2C failed to set the SVDD CPLD BRDCFG4\n");
773 return -1;
774 }
775
776 /* Wait for the volatge to get to the desired value */
777 udelay(10000);
778
779 return 1;
780}
781#endif
782
783/* this function disables the SERDES, changes the SVDD Voltage and enables it*/
784int board_adjust_vdd(int vdd)
785{
786 int ret = 0;
787
788 debug("%s: vdd = %d\n", __func__, vdd);
789
790 /* Special settings to be performed when voltage is 900mV */
791 if (vdd == 900) {
792 ret = setup_serdes_volt(vdd);
793 if (ret < 0) {
794 ret = -1;
795 goto exit;
796 }
797 }
798exit:
799 return ret;
800}
801
Rajesh Bhagat6d809b82018-01-17 16:13:10 +0530802#if !defined(CONFIG_SPL_BUILD)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530803int board_init(void)
804{
805 init_final_memctl_regs();
806#if defined(CONFIG_TARGET_LS1088ARDB) && defined(CONFIG_FSL_MC_ENET)
807 u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
808#endif
809
Stephen Carlson267ddcc2021-06-22 16:41:38 -0700810 select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530811 board_retimer_init();
812
813#ifdef CONFIG_ENV_IS_NOWHERE
814 gd->env_addr = (ulong)&default_environment[0];
815#endif
816
817#if defined(CONFIG_TARGET_LS1088ARDB) && defined(CONFIG_FSL_MC_ENET)
818 /* invert AQR105 IRQ pins polarity */
819 out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR105_IRQ_MASK);
820#endif
821
Udit Agarwal09fd5792017-11-22 09:01:26 +0530822#ifdef CONFIG_FSL_CAAM
823 sec_init();
824#endif
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530825#ifdef CONFIG_FSL_LS_PPA
826 ppa_init();
827#endif
Ioana Ciornei5d955a62020-03-18 16:47:39 +0200828
829#if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH)
830 pci_init();
831#endif
832
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530833 return 0;
834}
835
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530836void detail_board_ddr_info(void)
837{
838 puts("\nDDR ");
839 print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
840 print_ddr_info(0);
841}
842
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530843#ifdef CONFIG_FSL_MC_ENET
Mian Yousaf Kaukabe1dabf02019-01-29 16:38:30 +0100844void board_quiesce_devices(void)
845{
846 fsl_mc_ldpaa_exit(gd->bd);
847}
848
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530849void fdt_fixup_board_enet(void *fdt)
850{
851 int offset;
852
853 offset = fdt_path_offset(fdt, "/fsl-mc");
854
855 if (offset < 0)
Mian Yousaf Kaukab775c0912019-01-29 16:38:31 +0100856 offset = fdt_path_offset(fdt, "/soc/fsl-mc");
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530857
858 if (offset < 0) {
859 printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
860 __func__, offset);
861 return;
862 }
863
Mian Yousaf Kaukab97124652018-12-18 14:01:17 +0100864 if (get_mc_boot_status() == 0 &&
865 (is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0))
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530866 fdt_status_okay(fdt, offset);
867 else
868 fdt_status_fail(fdt, offset);
869}
870#endif
871
872#ifdef CONFIG_OF_BOARD_SETUP
Ashish Kumarff12b8a2017-11-09 11:14:24 +0530873void fsl_fdt_fixup_flash(void *fdt)
874{
875 int offset;
Pankit Gargf5c2a832018-12-27 04:37:55 +0000876#ifdef CONFIG_TFABOOT
877 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
878 u32 val;
879#endif
Ashish Kumarff12b8a2017-11-09 11:14:24 +0530880
881/*
882 * IFC-NOR and QSPI are muxed on SoC.
883 * So disable IFC node in dts if QSPI is enabled or
884 * disable QSPI node in dts in case QSPI is not enabled.
885 */
886
Pankit Gargf5c2a832018-12-27 04:37:55 +0000887#ifdef CONFIG_TFABOOT
888 enum boot_src src = get_boot_src();
889 bool disable_ifc = false;
890
891 switch (src) {
892 case BOOT_SOURCE_IFC_NOR:
893 disable_ifc = false;
894 break;
895 case BOOT_SOURCE_QSPI_NOR:
896 disable_ifc = true;
897 break;
898 default:
899 val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
900 if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
901 disable_ifc = true;
902 break;
903 }
904
905 if (disable_ifc) {
906 offset = fdt_path_offset(fdt, "/soc/ifc/nor");
907
908 if (offset < 0)
909 offset = fdt_path_offset(fdt, "/ifc/nor");
910 } else {
911 offset = fdt_path_offset(fdt, "/soc/quadspi");
912
913 if (offset < 0)
914 offset = fdt_path_offset(fdt, "/quadspi");
915 }
916
917#else
Ashish Kumarff12b8a2017-11-09 11:14:24 +0530918#ifdef CONFIG_FSL_QSPI
919 offset = fdt_path_offset(fdt, "/soc/ifc/nor");
920
921 if (offset < 0)
922 offset = fdt_path_offset(fdt, "/ifc/nor");
923#else
924 offset = fdt_path_offset(fdt, "/soc/quadspi");
925
926 if (offset < 0)
927 offset = fdt_path_offset(fdt, "/quadspi");
928#endif
Pankit Gargf5c2a832018-12-27 04:37:55 +0000929#endif
Ashish Kumarff12b8a2017-11-09 11:14:24 +0530930 if (offset < 0)
931 return;
932
933 fdt_status_disabled(fdt, offset);
934}
935
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900936int ft_board_setup(void *blob, struct bd_info *bd)
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530937{
Mian Yousaf Kaukabe1dabf02019-01-29 16:38:30 +0100938 int i;
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530939 u16 mc_memory_bank = 0;
940
941 u64 *base;
942 u64 *size;
943 u64 mc_memory_base = 0;
944 u64 mc_memory_size = 0;
945 u16 total_memory_banks;
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530946
947 ft_cpu_setup(blob, bd);
948
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530949 fdt_fixup_mc_ddr(&mc_memory_base, &mc_memory_size);
950
951 if (mc_memory_base != 0)
952 mc_memory_bank++;
953
954 total_memory_banks = CONFIG_NR_DRAM_BANKS + mc_memory_bank;
955
956 base = calloc(total_memory_banks, sizeof(u64));
957 size = calloc(total_memory_banks, sizeof(u64));
958
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530959 /* fixup DT for the two GPP DDR banks */
960 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
961 base[i] = gd->bd->bi_dram[i].start;
962 size[i] = gd->bd->bi_dram[i].size;
963 }
964
965#ifdef CONFIG_RESV_RAM
966 /* reduce size if reserved memory is within this bank */
967 if (gd->arch.resv_ram >= base[0] &&
968 gd->arch.resv_ram < base[0] + size[0])
969 size[0] = gd->arch.resv_ram - base[0];
970 else if (gd->arch.resv_ram >= base[1] &&
971 gd->arch.resv_ram < base[1] + size[1])
972 size[1] = gd->arch.resv_ram - base[1];
973#endif
974
Meenakshi Aggarwald67ae482019-05-23 15:13:43 +0530975 if (mc_memory_base != 0) {
976 for (i = 0; i <= total_memory_banks; i++) {
977 if (base[i] == 0 && size[i] == 0) {
978 base[i] = mc_memory_base;
979 size[i] = mc_memory_size;
980 break;
981 }
982 }
983 }
984
985 fdt_fixup_memory_banks(blob, base, size, total_memory_banks);
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530986
Nipun Guptad6912642018-08-20 16:01:14 +0530987 fdt_fsl_mc_fixup_iommu_map_entry(blob);
988
Ashish Kumarff12b8a2017-11-09 11:14:24 +0530989 fsl_fdt_fixup_flash(blob);
990
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530991#ifdef CONFIG_FSL_MC_ENET
992 fdt_fixup_board_enet(blob);
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530993#endif
Laurentiu Tudor7690ea72019-07-30 17:29:58 +0300994
995 fdt_fixup_icid(blob);
996
Pramod Kumara0531822018-10-12 14:04:27 +0000997 if (is_pb_board())
998 fixup_ls1088ardb_pb_banner(blob);
Ashish Kumar227b4bc2017-08-31 16:12:54 +0530999
1000 return 0;
1001}
1002#endif
Sumit Garg08da8b22018-01-06 09:04:24 +05301003#endif /* defined(CONFIG_SPL_BUILD) */
Pankit Gargf5c2a832018-12-27 04:37:55 +00001004
1005#ifdef CONFIG_TFABOOT
1006#ifdef CONFIG_MTD_NOR_FLASH
1007int is_flash_available(void)
1008{
1009 char *env_hwconfig = env_get("hwconfig");
1010 enum boot_src src = get_boot_src();
1011 int is_nor_flash_available = 1;
1012
1013 switch (src) {
1014 case BOOT_SOURCE_IFC_NOR:
1015 is_nor_flash_available = 1;
1016 break;
1017 case BOOT_SOURCE_QSPI_NOR:
1018 is_nor_flash_available = 0;
1019 break;
1020 /*
1021 * In Case of SD boot,if qspi is defined in env_hwconfig
1022 * disable nor flash probe.
1023 */
1024 default:
1025 if (hwconfig_f("qspi", env_hwconfig))
1026 is_nor_flash_available = 0;
1027 break;
1028 }
1029 return is_nor_flash_available;
1030}
1031#endif
1032
Tom Rini0543c432019-11-18 20:02:08 -05001033#ifdef CONFIG_ENV_IS_IN_SPI_FLASH
Pankit Gargf5c2a832018-12-27 04:37:55 +00001034void *env_sf_get_env_addr(void)
1035{
1036 return (void *)(CONFIG_SYS_FSL_QSPI_BASE + CONFIG_ENV_OFFSET);
1037}
1038#endif
Tom Rini0543c432019-11-18 20:02:08 -05001039#endif