blob: 345d37be4e825ddde165b033c47142a499b8e592 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ilya Yanoke93a4a52009-07-21 19:32:21 +04002/*
3 * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
4 * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
5 * (C) Copyright 2008 Armadeus Systems nc
6 * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
7 * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
Ilya Yanoke93a4a52009-07-21 19:32:21 +04008 */
9
10#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070011#include <cpu_func.h>
Jagan Teki484f0212016-12-06 00:00:49 +010012#include <dm.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060013#include <env.h>
Ilya Yanoke93a4a52009-07-21 19:32:21 +040014#include <malloc.h>
Simon Glass2dd337a2015-09-02 17:24:58 -060015#include <memalign.h>
Jagan Tekic6cd8d52016-12-06 00:00:50 +010016#include <miiphy.h>
Ilya Yanoke93a4a52009-07-21 19:32:21 +040017#include <net.h>
Jeroen Hofstee120f43f2014-10-08 22:57:40 +020018#include <netdev.h>
Martin Fuzzey9a6a2c92018-10-04 19:59:20 +020019#include <power/regulator.h>
Ilya Yanoke93a4a52009-07-21 19:32:21 +040020
Ilya Yanoke93a4a52009-07-21 19:32:21 +040021#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090022#include <linux/errno.h>
Marek Vasut4d85b032012-08-26 10:19:20 +000023#include <linux/compiler.h>
Ilya Yanoke93a4a52009-07-21 19:32:21 +040024
Jagan Tekic6cd8d52016-12-06 00:00:50 +010025#include <asm/arch/clock.h>
26#include <asm/arch/imx-regs.h>
Stefano Babic33731bc2017-06-29 10:16:06 +020027#include <asm/mach-imx/sys_proto.h>
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +020028#include <asm-generic/gpio.h>
29
30#include "fec_mxc.h"
Jagan Tekic6cd8d52016-12-06 00:00:50 +010031
Ilya Yanoke93a4a52009-07-21 19:32:21 +040032DECLARE_GLOBAL_DATA_PTR;
33
Marek Vasut5f1631d2012-08-29 03:49:49 +000034/*
35 * Timeout the transfer after 5 mS. This is usually a bit more, since
36 * the code in the tightloops this timeout is used in adds some overhead.
37 */
38#define FEC_XFER_TIMEOUT 5000
39
Fabio Estevam8b798b22014-08-25 13:34:16 -030040/*
41 * The standard 32-byte DMA alignment does not work on mx6solox, which requires
42 * 64-byte alignment in the DMA RX FEC buffer.
43 * Introduce the FEC_DMA_RX_MINALIGN which can cover mx6solox needs and also
44 * satisfies the alignment on other SoCs (32-bytes)
45 */
46#define FEC_DMA_RX_MINALIGN 64
47
Ilya Yanoke93a4a52009-07-21 19:32:21 +040048#ifndef CONFIG_MII
49#error "CONFIG_MII has to be defined!"
50#endif
51
Eric Nelson3d2f7272012-03-15 18:33:25 +000052#ifndef CONFIG_FEC_XCV_TYPE
53#define CONFIG_FEC_XCV_TYPE MII100
Marek Vasutdbb4fce2011-09-11 18:05:33 +000054#endif
55
Marek Vasut6a5fd4c2011-11-08 23:18:10 +000056/*
57 * The i.MX28 operates with packets in big endian. We need to swap them before
58 * sending and after receiving.
59 */
Eric Nelson3d2f7272012-03-15 18:33:25 +000060#ifdef CONFIG_MX28
61#define CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasut6a5fd4c2011-11-08 23:18:10 +000062#endif
63
Eric Nelson3d2f7272012-03-15 18:33:25 +000064#define RXDESC_PER_CACHELINE (ARCH_DMA_MINALIGN/sizeof(struct fec_bd))
65
66/* Check various alignment issues at compile time */
67#if ((ARCH_DMA_MINALIGN < 16) || (ARCH_DMA_MINALIGN % 16 != 0))
68#error "ARCH_DMA_MINALIGN must be multiple of 16!"
69#endif
70
71#if ((PKTALIGN < ARCH_DMA_MINALIGN) || \
72 (PKTALIGN % ARCH_DMA_MINALIGN != 0))
73#error "PKTALIGN must be multiple of ARCH_DMA_MINALIGN!"
74#endif
75
Ilya Yanoke93a4a52009-07-21 19:32:21 +040076#undef DEBUG
77
Eric Nelson3d2f7272012-03-15 18:33:25 +000078#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasut6a5fd4c2011-11-08 23:18:10 +000079static void swap_packet(uint32_t *packet, int length)
80{
81 int i;
82
83 for (i = 0; i < DIV_ROUND_UP(length, 4); i++)
84 packet[i] = __swab32(packet[i]);
85}
86#endif
87
Jagan Tekic6cd8d52016-12-06 00:00:50 +010088/* MII-interface related functions */
89static int fec_mdio_read(struct ethernet_regs *eth, uint8_t phyaddr,
90 uint8_t regaddr)
Ilya Yanoke93a4a52009-07-21 19:32:21 +040091{
Ilya Yanoke93a4a52009-07-21 19:32:21 +040092 uint32_t reg; /* convenient holder for the PHY register */
93 uint32_t phy; /* convenient holder for the PHY */
94 uint32_t start;
Troy Kisky2000c662012-02-07 14:08:47 +000095 int val;
Ilya Yanoke93a4a52009-07-21 19:32:21 +040096
97 /*
98 * reading from any PHY's register is done by properly
99 * programming the FEC's MII data register.
100 */
Marek Vasutbf2386b2011-09-11 18:05:34 +0000101 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100102 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
103 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400104
105 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
Marek Vasutbf2386b2011-09-11 18:05:34 +0000106 phy | reg, &eth->mii_data);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400107
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100108 /* wait for the related interrupt */
Graeme Russf8b82ee2011-07-15 23:31:37 +0000109 start = get_timer(0);
Marek Vasutbf2386b2011-09-11 18:05:34 +0000110 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400111 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
112 printf("Read MDIO failed...\n");
113 return -1;
114 }
115 }
116
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100117 /* clear mii interrupt bit */
Marek Vasutbf2386b2011-09-11 18:05:34 +0000118 writel(FEC_IEVENT_MII, &eth->ievent);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400119
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100120 /* it's now safe to read the PHY's register */
Troy Kisky2000c662012-02-07 14:08:47 +0000121 val = (unsigned short)readl(&eth->mii_data);
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100122 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
123 regaddr, val);
Troy Kisky2000c662012-02-07 14:08:47 +0000124 return val;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400125}
126
Peng Fandcf5e1b2019-10-25 09:48:02 +0000127#ifndef imx_get_fecclk
128u32 __weak imx_get_fecclk(void)
129{
130 return 0;
131}
132#endif
133
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +0200134static int fec_get_clk_rate(void *udev, int idx)
135{
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +0200136 struct fec_priv *fec;
137 struct udevice *dev;
138 int ret;
139
Peng Fandcf5e1b2019-10-25 09:48:02 +0000140 if (IS_ENABLED(CONFIG_IMX8) ||
141 CONFIG_IS_ENABLED(CLK_CCF)) {
142 dev = udev;
143 if (!dev) {
144 ret = uclass_get_device(UCLASS_ETH, idx, &dev);
145 if (ret < 0) {
146 debug("Can't get FEC udev: %d\n", ret);
147 return ret;
148 }
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +0200149 }
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +0200150
Peng Fandcf5e1b2019-10-25 09:48:02 +0000151 fec = dev_get_priv(dev);
152 if (fec)
153 return fec->clk_rate;
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +0200154
Peng Fandcf5e1b2019-10-25 09:48:02 +0000155 return -EINVAL;
156 } else {
157 return imx_get_fecclk();
158 }
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +0200159}
160
Troy Kisky5e762652012-10-22 16:40:41 +0000161static void fec_mii_setspeed(struct ethernet_regs *eth)
Stefano Babic889f2e22010-02-01 14:51:30 +0100162{
163 /*
164 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
165 * and do not drop the Preamble.
Måns Rullgård4aeddb72015-12-08 15:38:45 +0000166 *
167 * The i.MX28 and i.MX6 types have another field in the MSCR (aka
168 * MII_SPEED) register that defines the MDIO output hold time. Earlier
169 * versions are RAZ there, so just ignore the difference and write the
170 * register always.
171 * The minimal hold time according to IEE802.3 (clause 22) is 10 ns.
172 * HOLDTIME + 1 is the number of clk cycles the fec is holding the
173 * output.
174 * The HOLDTIME bitfield takes values between 0 and 7 (inclusive).
175 * Given that ceil(clkrate / 5000000) <= 64, the calculation for
176 * holdtime cannot result in a value greater than 3.
Stefano Babic889f2e22010-02-01 14:51:30 +0100177 */
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +0200178 u32 pclk;
179 u32 speed;
180 u32 hold;
181 int ret;
182
183 ret = fec_get_clk_rate(NULL, 0);
184 if (ret < 0) {
185 printf("Can't find FEC0 clk rate: %d\n", ret);
186 return;
187 }
188 pclk = ret;
189 speed = DIV_ROUND_UP(pclk, 5000000);
190 hold = DIV_ROUND_UP(pclk, 100000000) - 1;
191
Markus Niebel1af82742014-02-05 10:54:11 +0100192#ifdef FEC_QUIRK_ENET_MAC
193 speed--;
194#endif
Måns Rullgård4aeddb72015-12-08 15:38:45 +0000195 writel(speed << 1 | hold << 8, &eth->mii_speed);
Troy Kisky5e762652012-10-22 16:40:41 +0000196 debug("%s: mii_speed %08x\n", __func__, readl(&eth->mii_speed));
Stefano Babic889f2e22010-02-01 14:51:30 +0100197}
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400198
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100199static int fec_mdio_write(struct ethernet_regs *eth, uint8_t phyaddr,
200 uint8_t regaddr, uint16_t data)
Troy Kisky2000c662012-02-07 14:08:47 +0000201{
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400202 uint32_t reg; /* convenient holder for the PHY register */
203 uint32_t phy; /* convenient holder for the PHY */
204 uint32_t start;
205
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100206 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
207 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400208
209 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
Marek Vasutbf2386b2011-09-11 18:05:34 +0000210 FEC_MII_DATA_TA | phy | reg | data, &eth->mii_data);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400211
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100212 /* wait for the MII interrupt */
Graeme Russf8b82ee2011-07-15 23:31:37 +0000213 start = get_timer(0);
Marek Vasutbf2386b2011-09-11 18:05:34 +0000214 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400215 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
216 printf("Write MDIO failed...\n");
217 return -1;
218 }
219 }
220
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100221 /* clear MII interrupt bit */
Marek Vasutbf2386b2011-09-11 18:05:34 +0000222 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100223 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
224 regaddr, data);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400225
226 return 0;
227}
228
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100229static int fec_phy_read(struct mii_dev *bus, int phyaddr, int dev_addr,
230 int regaddr)
Troy Kisky2000c662012-02-07 14:08:47 +0000231{
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100232 return fec_mdio_read(bus->priv, phyaddr, regaddr);
Troy Kisky2000c662012-02-07 14:08:47 +0000233}
234
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100235static int fec_phy_write(struct mii_dev *bus, int phyaddr, int dev_addr,
236 int regaddr, u16 data)
Troy Kisky2000c662012-02-07 14:08:47 +0000237{
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100238 return fec_mdio_write(bus->priv, phyaddr, regaddr, data);
Troy Kisky2000c662012-02-07 14:08:47 +0000239}
240
241#ifndef CONFIG_PHYLIB
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400242static int miiphy_restart_aneg(struct eth_device *dev)
243{
Stefano Babicd6228172012-02-22 00:24:35 +0000244 int ret = 0;
245#if !defined(CONFIG_FEC_MXC_NO_ANEG)
Marek Vasutedcd6c02011-09-16 01:13:47 +0200246 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky2000c662012-02-07 14:08:47 +0000247 struct ethernet_regs *eth = fec->bus->priv;
Marek Vasutedcd6c02011-09-16 01:13:47 +0200248
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400249 /*
250 * Wake up from sleep if necessary
251 * Reset PHY, then delay 300ns
252 */
John Rigbye650e492010-01-25 23:12:55 -0700253#ifdef CONFIG_MX27
Troy Kisky2000c662012-02-07 14:08:47 +0000254 fec_mdio_write(eth, fec->phy_id, MII_DCOUNTER, 0x00FF);
John Rigbye650e492010-01-25 23:12:55 -0700255#endif
Troy Kisky2000c662012-02-07 14:08:47 +0000256 fec_mdio_write(eth, fec->phy_id, MII_BMCR, BMCR_RESET);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400257 udelay(1000);
258
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100259 /* Set the auto-negotiation advertisement register bits */
Troy Kisky2000c662012-02-07 14:08:47 +0000260 fec_mdio_write(eth, fec->phy_id, MII_ADVERTISE,
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100261 LPA_100FULL | LPA_100HALF | LPA_10FULL |
262 LPA_10HALF | PHY_ANLPAR_PSB_802_3);
Troy Kisky2000c662012-02-07 14:08:47 +0000263 fec_mdio_write(eth, fec->phy_id, MII_BMCR,
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100264 BMCR_ANENABLE | BMCR_ANRESTART);
Marek Vasut539ecee2011-09-11 18:05:36 +0000265
266 if (fec->mii_postcall)
267 ret = fec->mii_postcall(fec->phy_id);
268
Stefano Babicd6228172012-02-22 00:24:35 +0000269#endif
Marek Vasut539ecee2011-09-11 18:05:36 +0000270 return ret;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400271}
272
Hannes Schmelzer5a15c1a2016-06-22 12:07:14 +0200273#ifndef CONFIG_FEC_FIXED_SPEED
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400274static int miiphy_wait_aneg(struct eth_device *dev)
275{
276 uint32_t start;
Troy Kisky2000c662012-02-07 14:08:47 +0000277 int status;
Marek Vasutedcd6c02011-09-16 01:13:47 +0200278 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky2000c662012-02-07 14:08:47 +0000279 struct ethernet_regs *eth = fec->bus->priv;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400280
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100281 /* Wait for AN completion */
Graeme Russf8b82ee2011-07-15 23:31:37 +0000282 start = get_timer(0);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400283 do {
284 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
285 printf("%s: Autonegotiation timeout\n", dev->name);
286 return -1;
287 }
288
Troy Kisky2000c662012-02-07 14:08:47 +0000289 status = fec_mdio_read(eth, fec->phy_id, MII_BMSR);
290 if (status < 0) {
291 printf("%s: Autonegotiation failed. status: %d\n",
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100292 dev->name, status);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400293 return -1;
294 }
Mike Frysingerd63ee712010-12-23 15:40:12 -0500295 } while (!(status & BMSR_LSTATUS));
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400296
297 return 0;
298}
Hannes Schmelzer5a15c1a2016-06-22 12:07:14 +0200299#endif /* CONFIG_FEC_FIXED_SPEED */
Troy Kisky2000c662012-02-07 14:08:47 +0000300#endif
301
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400302static int fec_rx_task_enable(struct fec_priv *fec)
303{
Marek Vasutc1582c02012-08-29 03:49:51 +0000304 writel(FEC_R_DES_ACTIVE_RDAR, &fec->eth->r_des_active);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400305 return 0;
306}
307
308static int fec_rx_task_disable(struct fec_priv *fec)
309{
310 return 0;
311}
312
313static int fec_tx_task_enable(struct fec_priv *fec)
314{
Marek Vasutc1582c02012-08-29 03:49:51 +0000315 writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->x_des_active);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400316 return 0;
317}
318
319static int fec_tx_task_disable(struct fec_priv *fec)
320{
321 return 0;
322}
323
324/**
325 * Initialize receive task's buffer descriptors
326 * @param[in] fec all we know about the device yet
327 * @param[in] count receive buffer count to be allocated
Eric Nelson3d2f7272012-03-15 18:33:25 +0000328 * @param[in] dsize desired size of each receive buffer
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400329 * @return 0 on success
330 *
Marek Vasut03880452013-10-12 20:36:25 +0200331 * Init all RX descriptors to default values.
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400332 */
Marek Vasut03880452013-10-12 20:36:25 +0200333static void fec_rbd_init(struct fec_priv *fec, int count, int dsize)
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400334{
Eric Nelson3d2f7272012-03-15 18:33:25 +0000335 uint32_t size;
Ye Lie2670912018-01-10 13:20:44 +0800336 ulong data;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000337 int i;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400338
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400339 /*
Marek Vasut03880452013-10-12 20:36:25 +0200340 * Reload the RX descriptors with default values and wipe
341 * the RX buffers.
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400342 */
Eric Nelson3d2f7272012-03-15 18:33:25 +0000343 size = roundup(dsize, ARCH_DMA_MINALIGN);
344 for (i = 0; i < count; i++) {
Ye Lie2670912018-01-10 13:20:44 +0800345 data = fec->rbd_base[i].data_pointer;
346 memset((void *)data, 0, dsize);
347 flush_dcache_range(data, data + size);
Marek Vasut03880452013-10-12 20:36:25 +0200348
349 fec->rbd_base[i].status = FEC_RBD_EMPTY;
350 fec->rbd_base[i].data_length = 0;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000351 }
352
353 /* Mark the last RBD to close the ring. */
Marek Vasut03880452013-10-12 20:36:25 +0200354 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400355 fec->rbd_index = 0;
356
Ye Lie2670912018-01-10 13:20:44 +0800357 flush_dcache_range((ulong)fec->rbd_base,
358 (ulong)fec->rbd_base + size);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400359}
360
361/**
362 * Initialize transmit task's buffer descriptors
363 * @param[in] fec all we know about the device yet
364 *
365 * Transmit buffers are created externally. We only have to init the BDs here.\n
366 * Note: There is a race condition in the hardware. When only one BD is in
367 * use it must be marked with the WRAP bit to use it for every transmitt.
368 * This bit in combination with the READY bit results into double transmit
369 * of each data buffer. It seems the state machine checks READY earlier then
370 * resetting it after the first transfer.
371 * Using two BDs solves this issue.
372 */
373static void fec_tbd_init(struct fec_priv *fec)
374{
Ye Lie2670912018-01-10 13:20:44 +0800375 ulong addr = (ulong)fec->tbd_base;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000376 unsigned size = roundup(2 * sizeof(struct fec_bd),
377 ARCH_DMA_MINALIGN);
Marek Vasut03880452013-10-12 20:36:25 +0200378
379 memset(fec->tbd_base, 0, size);
380 fec->tbd_base[0].status = 0;
381 fec->tbd_base[1].status = FEC_TBD_WRAP;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400382 fec->tbd_index = 0;
Marek Vasut03880452013-10-12 20:36:25 +0200383 flush_dcache_range(addr, addr + size);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400384}
385
386/**
387 * Mark the given read buffer descriptor as free
388 * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100389 * @param[in] prbd buffer descriptor to mark free again
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400390 */
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100391static void fec_rbd_clean(int last, struct fec_bd *prbd)
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400392{
Eric Nelson3d2f7272012-03-15 18:33:25 +0000393 unsigned short flags = FEC_RBD_EMPTY;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400394 if (last)
Eric Nelson3d2f7272012-03-15 18:33:25 +0000395 flags |= FEC_RBD_WRAP;
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100396 writew(flags, &prbd->status);
397 writew(0, &prbd->data_length);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400398}
399
Jagan Tekibc5fb462016-12-06 00:00:48 +0100400static int fec_get_hwaddr(int dev_id, unsigned char *mac)
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400401{
Fabio Estevam04fc1282011-12-20 05:46:31 +0000402 imx_get_mac_from_fuse(dev_id, mac);
Joe Hershberger8ecdbed2015-04-08 01:41:04 -0500403 return !is_valid_ethaddr(mac);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400404}
405
Jagan Teki484f0212016-12-06 00:00:49 +0100406#ifdef CONFIG_DM_ETH
407static int fecmxc_set_hwaddr(struct udevice *dev)
408#else
Stefano Babic889f2e22010-02-01 14:51:30 +0100409static int fec_set_hwaddr(struct eth_device *dev)
Jagan Teki484f0212016-12-06 00:00:49 +0100410#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400411{
Jagan Teki484f0212016-12-06 00:00:49 +0100412#ifdef CONFIG_DM_ETH
413 struct fec_priv *fec = dev_get_priv(dev);
414 struct eth_pdata *pdata = dev_get_platdata(dev);
415 uchar *mac = pdata->enetaddr;
416#else
Stefano Babic889f2e22010-02-01 14:51:30 +0100417 uchar *mac = dev->enetaddr;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400418 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki484f0212016-12-06 00:00:49 +0100419#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400420
421 writel(0, &fec->eth->iaddr1);
422 writel(0, &fec->eth->iaddr2);
423 writel(0, &fec->eth->gaddr1);
424 writel(0, &fec->eth->gaddr2);
425
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100426 /* Set physical address */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400427 writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100428 &fec->eth->paddr1);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400429 writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
430
431 return 0;
432}
433
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100434/* Do initial configuration of the FEC registers */
Marek Vasut335cbd22012-05-01 11:09:41 +0000435static void fec_reg_setup(struct fec_priv *fec)
436{
437 uint32_t rcntrl;
438
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100439 /* Set interrupt mask register */
Marek Vasut335cbd22012-05-01 11:09:41 +0000440 writel(0x00000000, &fec->eth->imask);
441
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100442 /* Clear FEC-Lite interrupt event register(IEVENT) */
Marek Vasut335cbd22012-05-01 11:09:41 +0000443 writel(0xffffffff, &fec->eth->ievent);
444
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100445 /* Set FEC-Lite receive control register(R_CNTRL): */
Marek Vasut335cbd22012-05-01 11:09:41 +0000446
447 /* Start with frame length = 1518, common for all modes. */
448 rcntrl = PKTSIZE << FEC_RCNTRL_MAX_FL_SHIFT;
benoit.thebaudeau@advansacc7a282012-07-19 02:12:46 +0000449 if (fec->xcv_type != SEVENWIRE) /* xMII modes */
450 rcntrl |= FEC_RCNTRL_FCE | FEC_RCNTRL_MII_MODE;
451 if (fec->xcv_type == RGMII)
Marek Vasut335cbd22012-05-01 11:09:41 +0000452 rcntrl |= FEC_RCNTRL_RGMII;
453 else if (fec->xcv_type == RMII)
454 rcntrl |= FEC_RCNTRL_RMII;
Marek Vasut335cbd22012-05-01 11:09:41 +0000455
456 writel(rcntrl, &fec->eth->r_cntrl);
457}
458
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400459/**
460 * Start the FEC engine
461 * @param[in] dev Our device to handle
462 */
Jagan Teki484f0212016-12-06 00:00:49 +0100463#ifdef CONFIG_DM_ETH
464static int fec_open(struct udevice *dev)
465#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400466static int fec_open(struct eth_device *edev)
Jagan Teki484f0212016-12-06 00:00:49 +0100467#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400468{
Jagan Teki484f0212016-12-06 00:00:49 +0100469#ifdef CONFIG_DM_ETH
470 struct fec_priv *fec = dev_get_priv(dev);
471#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400472 struct fec_priv *fec = (struct fec_priv *)edev->priv;
Jagan Teki484f0212016-12-06 00:00:49 +0100473#endif
Troy Kisky01112132012-02-07 14:08:46 +0000474 int speed;
Ye Lie2670912018-01-10 13:20:44 +0800475 ulong addr, size;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000476 int i;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400477
478 debug("fec_open: fec_open(dev)\n");
479 /* full-duplex, heartbeat disabled */
480 writel(1 << 2, &fec->eth->x_cntrl);
481 fec->rbd_index = 0;
482
Eric Nelson3d2f7272012-03-15 18:33:25 +0000483 /* Invalidate all descriptors */
484 for (i = 0; i < FEC_RBD_NUM - 1; i++)
485 fec_rbd_clean(0, &fec->rbd_base[i]);
486 fec_rbd_clean(1, &fec->rbd_base[i]);
487
488 /* Flush the descriptors into RAM */
489 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd),
490 ARCH_DMA_MINALIGN);
Ye Lie2670912018-01-10 13:20:44 +0800491 addr = (ulong)fec->rbd_base;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000492 flush_dcache_range(addr, addr + size);
493
Troy Kisky01112132012-02-07 14:08:46 +0000494#ifdef FEC_QUIRK_ENET_MAC
Jason Liubbcef6c2011-12-16 05:17:07 +0000495 /* Enable ENET HW endian SWAP */
496 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_DBSWAP,
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100497 &fec->eth->ecntrl);
Jason Liubbcef6c2011-12-16 05:17:07 +0000498 /* Enable ENET store and forward mode */
499 writel(readl(&fec->eth->x_wmrk) | FEC_X_WMRK_STRFWD,
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100500 &fec->eth->x_wmrk);
Jason Liubbcef6c2011-12-16 05:17:07 +0000501#endif
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100502 /* Enable FEC-Lite controller */
John Rigbye650e492010-01-25 23:12:55 -0700503 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN,
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100504 &fec->eth->ecntrl);
505
Philippe Schenker7b8ee9b2020-03-11 11:52:58 +0100506#ifdef FEC_ENET_ENABLE_TXC_DELAY
507 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_TXC_DLY,
508 &fec->eth->ecntrl);
509#endif
510
511#ifdef FEC_ENET_ENABLE_RXC_DELAY
512 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RXC_DLY,
513 &fec->eth->ecntrl);
514#endif
515
Fabio Estevam84c1f522013-09-13 00:36:27 -0300516#if defined(CONFIG_MX25) || defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
John Rigby99d5fed2010-01-25 23:12:57 -0700517 udelay(100);
John Rigby99d5fed2010-01-25 23:12:57 -0700518
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100519 /* setup the MII gasket for RMII mode */
John Rigby99d5fed2010-01-25 23:12:57 -0700520 /* disable the gasket */
521 writew(0, &fec->eth->miigsk_enr);
522
523 /* wait for the gasket to be disabled */
524 while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY)
525 udelay(2);
526
527 /* configure gasket for RMII, 50 MHz, no loopback, and no echo */
528 writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr);
529
530 /* re-enable the gasket */
531 writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr);
532
533 /* wait until MII gasket is ready */
534 int max_loops = 10;
535 while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) {
536 if (--max_loops <= 0) {
537 printf("WAIT for MII Gasket ready timed out\n");
538 break;
539 }
540 }
541#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400542
Troy Kisky2000c662012-02-07 14:08:47 +0000543#ifdef CONFIG_PHYLIB
Troy Kisky2c42b3c2012-10-22 16:40:45 +0000544 {
Troy Kisky2000c662012-02-07 14:08:47 +0000545 /* Start up the PHY */
Timur Tabi42387462012-07-09 08:52:43 +0000546 int ret = phy_startup(fec->phydev);
547
548 if (ret) {
549 printf("Could not initialize PHY %s\n",
550 fec->phydev->dev->name);
551 return ret;
552 }
Troy Kisky2000c662012-02-07 14:08:47 +0000553 speed = fec->phydev->speed;
Troy Kisky2000c662012-02-07 14:08:47 +0000554 }
Hannes Schmelzer5a15c1a2016-06-22 12:07:14 +0200555#elif CONFIG_FEC_FIXED_SPEED
556 speed = CONFIG_FEC_FIXED_SPEED;
Troy Kisky2000c662012-02-07 14:08:47 +0000557#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400558 miiphy_wait_aneg(edev);
Troy Kisky01112132012-02-07 14:08:46 +0000559 speed = miiphy_speed(edev->name, fec->phy_id);
Marek Vasutedcd6c02011-09-16 01:13:47 +0200560 miiphy_duplex(edev->name, fec->phy_id);
Troy Kisky2000c662012-02-07 14:08:47 +0000561#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400562
Troy Kisky01112132012-02-07 14:08:46 +0000563#ifdef FEC_QUIRK_ENET_MAC
564 {
565 u32 ecr = readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_SPEED;
Alison Wang89d932a2013-05-27 22:55:43 +0000566 u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T;
Troy Kisky01112132012-02-07 14:08:46 +0000567 if (speed == _1000BASET)
568 ecr |= FEC_ECNTRL_SPEED;
569 else if (speed != _100BASET)
570 rcr |= FEC_RCNTRL_RMII_10T;
571 writel(ecr, &fec->eth->ecntrl);
572 writel(rcr, &fec->eth->r_cntrl);
573 }
574#endif
575 debug("%s:Speed=%i\n", __func__, speed);
576
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100577 /* Enable SmartDMA receive task */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400578 fec_rx_task_enable(fec);
579
580 udelay(100000);
581 return 0;
582}
583
Jagan Teki484f0212016-12-06 00:00:49 +0100584#ifdef CONFIG_DM_ETH
585static int fecmxc_init(struct udevice *dev)
586#else
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100587static int fec_init(struct eth_device *dev, bd_t *bd)
Jagan Teki484f0212016-12-06 00:00:49 +0100588#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400589{
Jagan Teki484f0212016-12-06 00:00:49 +0100590#ifdef CONFIG_DM_ETH
591 struct fec_priv *fec = dev_get_priv(dev);
592#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400593 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki484f0212016-12-06 00:00:49 +0100594#endif
Ye Lie2670912018-01-10 13:20:44 +0800595 u8 *mib_ptr = (uint8_t *)&fec->eth->rmon_t_drop;
596 u8 *i;
597 ulong addr;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400598
John Rigbya4a30552010-10-13 14:31:08 -0600599 /* Initialize MAC address */
Jagan Teki484f0212016-12-06 00:00:49 +0100600#ifdef CONFIG_DM_ETH
601 fecmxc_set_hwaddr(dev);
602#else
John Rigbya4a30552010-10-13 14:31:08 -0600603 fec_set_hwaddr(dev);
Jagan Teki484f0212016-12-06 00:00:49 +0100604#endif
John Rigbya4a30552010-10-13 14:31:08 -0600605
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100606 /* Setup transmit descriptors, there are two in total. */
Marek Vasut03880452013-10-12 20:36:25 +0200607 fec_tbd_init(fec);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400608
Marek Vasut03880452013-10-12 20:36:25 +0200609 /* Setup receive descriptors. */
610 fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400611
Marek Vasut335cbd22012-05-01 11:09:41 +0000612 fec_reg_setup(fec);
Marek Vasutb8f88562011-09-11 18:05:31 +0000613
benoit.thebaudeau@advans551bb362012-07-19 02:12:58 +0000614 if (fec->xcv_type != SEVENWIRE)
Troy Kisky5e762652012-10-22 16:40:41 +0000615 fec_mii_setspeed(fec->bus->priv);
Marek Vasutb8f88562011-09-11 18:05:31 +0000616
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100617 /* Set Opcode/Pause Duration Register */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400618 writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */
619 writel(0x2, &fec->eth->x_wmrk);
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100620
621 /* Set multicast address filter */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400622 writel(0x00000000, &fec->eth->gaddr1);
623 writel(0x00000000, &fec->eth->gaddr2);
624
Peng Fanbf8e58b2018-01-10 13:20:43 +0800625 /* Do not access reserved register */
Peng Fan6146a082019-04-15 05:18:33 +0000626 if (!is_mx6ul() && !is_mx6ull() && !is_imx8() && !is_imx8m()) {
Peng Fan13433fd2015-08-12 17:46:51 +0800627 /* clear MIB RAM */
628 for (i = mib_ptr; i <= mib_ptr + 0xfc; i += 4)
629 writel(0, i);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400630
Peng Fan13433fd2015-08-12 17:46:51 +0800631 /* FIFO receive start register */
632 writel(0x520, &fec->eth->r_fstart);
633 }
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400634
635 /* size and address of each buffer */
636 writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
Ye Lie2670912018-01-10 13:20:44 +0800637
638 addr = (ulong)fec->tbd_base;
639 writel((uint32_t)addr, &fec->eth->etdsr);
640
641 addr = (ulong)fec->rbd_base;
642 writel((uint32_t)addr, &fec->eth->erdsr);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400643
Troy Kisky2000c662012-02-07 14:08:47 +0000644#ifndef CONFIG_PHYLIB
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400645 if (fec->xcv_type != SEVENWIRE)
646 miiphy_restart_aneg(dev);
Troy Kisky2000c662012-02-07 14:08:47 +0000647#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400648 fec_open(dev);
649 return 0;
650}
651
652/**
653 * Halt the FEC engine
654 * @param[in] dev Our device to handle
655 */
Jagan Teki484f0212016-12-06 00:00:49 +0100656#ifdef CONFIG_DM_ETH
657static void fecmxc_halt(struct udevice *dev)
658#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400659static void fec_halt(struct eth_device *dev)
Jagan Teki484f0212016-12-06 00:00:49 +0100660#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400661{
Jagan Teki484f0212016-12-06 00:00:49 +0100662#ifdef CONFIG_DM_ETH
663 struct fec_priv *fec = dev_get_priv(dev);
664#else
Marek Vasutedcd6c02011-09-16 01:13:47 +0200665 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki484f0212016-12-06 00:00:49 +0100666#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400667 int counter = 0xffff;
668
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100669 /* issue graceful stop command to the FEC transmitter if necessary */
John Rigbye650e492010-01-25 23:12:55 -0700670 writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl),
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100671 &fec->eth->x_cntrl);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400672
673 debug("eth_halt: wait for stop regs\n");
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100674 /* wait for graceful stop to register */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400675 while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
John Rigbye650e492010-01-25 23:12:55 -0700676 udelay(1);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400677
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100678 /* Disable SmartDMA tasks */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400679 fec_tx_task_disable(fec);
680 fec_rx_task_disable(fec);
681
682 /*
683 * Disable the Ethernet Controller
684 * Note: this will also reset the BD index counter!
685 */
John Rigby99d5fed2010-01-25 23:12:57 -0700686 writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN,
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100687 &fec->eth->ecntrl);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400688 fec->rbd_index = 0;
689 fec->tbd_index = 0;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400690 debug("eth_halt: done\n");
691}
692
693/**
694 * Transmit one frame
695 * @param[in] dev Our ethernet device to handle
696 * @param[in] packet Pointer to the data to be transmitted
697 * @param[in] length Data count in bytes
698 * @return 0 on success
699 */
Jagan Teki484f0212016-12-06 00:00:49 +0100700#ifdef CONFIG_DM_ETH
701static int fecmxc_send(struct udevice *dev, void *packet, int length)
702#else
Joe Hershberger7c31bd12012-05-21 14:45:27 +0000703static int fec_send(struct eth_device *dev, void *packet, int length)
Jagan Teki484f0212016-12-06 00:00:49 +0100704#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400705{
706 unsigned int status;
Ye Lie2670912018-01-10 13:20:44 +0800707 u32 size;
708 ulong addr, end;
Marek Vasut5f1631d2012-08-29 03:49:49 +0000709 int timeout = FEC_XFER_TIMEOUT;
710 int ret = 0;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400711
712 /*
713 * This routine transmits one frame. This routine only accepts
714 * 6-byte Ethernet addresses.
715 */
Jagan Teki484f0212016-12-06 00:00:49 +0100716#ifdef CONFIG_DM_ETH
717 struct fec_priv *fec = dev_get_priv(dev);
718#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400719 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki484f0212016-12-06 00:00:49 +0100720#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400721
722 /*
723 * Check for valid length of data.
724 */
725 if ((length > 1500) || (length <= 0)) {
Stefano Babic889f2e22010-02-01 14:51:30 +0100726 printf("Payload (%d) too large\n", length);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400727 return -1;
728 }
729
730 /*
Eric Nelson3d2f7272012-03-15 18:33:25 +0000731 * Setup the transmit buffer. We are always using the first buffer for
732 * transmission, the second will be empty and only used to stop the DMA
733 * engine. We also flush the packet to RAM here to avoid cache trouble.
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400734 */
Eric Nelson3d2f7272012-03-15 18:33:25 +0000735#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasut6a5fd4c2011-11-08 23:18:10 +0000736 swap_packet((uint32_t *)packet, length);
737#endif
Eric Nelson3d2f7272012-03-15 18:33:25 +0000738
Ye Lie2670912018-01-10 13:20:44 +0800739 addr = (ulong)packet;
Marek Vasut4325d242012-08-26 10:19:21 +0000740 end = roundup(addr + length, ARCH_DMA_MINALIGN);
741 addr &= ~(ARCH_DMA_MINALIGN - 1);
742 flush_dcache_range(addr, end);
Eric Nelson3d2f7272012-03-15 18:33:25 +0000743
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400744 writew(length, &fec->tbd_base[fec->tbd_index].data_length);
Ye Lie2670912018-01-10 13:20:44 +0800745 writel((uint32_t)addr, &fec->tbd_base[fec->tbd_index].data_pointer);
Eric Nelson3d2f7272012-03-15 18:33:25 +0000746
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400747 /*
748 * update BD's status now
749 * This block:
750 * - is always the last in a chain (means no chain)
751 * - should transmitt the CRC
752 * - might be the last BD in the list, so the address counter should
753 * wrap (-> keep the WRAP flag)
754 */
755 status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
756 status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
757 writew(status, &fec->tbd_base[fec->tbd_index].status);
758
759 /*
Eric Nelson3d2f7272012-03-15 18:33:25 +0000760 * Flush data cache. This code flushes both TX descriptors to RAM.
761 * After this code, the descriptors will be safely in RAM and we
762 * can start DMA.
763 */
764 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
Ye Lie2670912018-01-10 13:20:44 +0800765 addr = (ulong)fec->tbd_base;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000766 flush_dcache_range(addr, addr + size);
767
768 /*
Marek Vasutd521b3c2013-07-12 01:03:04 +0200769 * Below we read the DMA descriptor's last four bytes back from the
770 * DRAM. This is important in order to make sure that all WRITE
771 * operations on the bus that were triggered by previous cache FLUSH
772 * have completed.
773 *
774 * Otherwise, on MX28, it is possible to observe a corruption of the
775 * DMA descriptors. Please refer to schematic "Figure 1-2" in MX28RM
776 * for the bus structure of MX28. The scenario is as follows:
777 *
778 * 1) ARM core triggers a series of WRITEs on the AHB_ARB2 bus going
779 * to DRAM due to flush_dcache_range()
780 * 2) ARM core writes the FEC registers via AHB_ARB2
781 * 3) FEC DMA starts reading/writing from/to DRAM via AHB_ARB3
782 *
783 * Note that 2) does sometimes finish before 1) due to reordering of
784 * WRITE accesses on the AHB bus, therefore triggering 3) before the
785 * DMA descriptor is fully written into DRAM. This results in occasional
786 * corruption of the DMA descriptor.
787 */
788 readl(addr + size - 4);
789
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100790 /* Enable SmartDMA transmit task */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400791 fec_tx_task_enable(fec);
792
793 /*
Eric Nelson3d2f7272012-03-15 18:33:25 +0000794 * Wait until frame is sent. On each turn of the wait cycle, we must
795 * invalidate data cache to see what's really in RAM. Also, we need
796 * barrier here.
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400797 */
Marek Vasut9bf7bf02012-08-29 03:49:50 +0000798 while (--timeout) {
Marek Vasutc1582c02012-08-29 03:49:51 +0000799 if (!(readl(&fec->eth->x_des_active) & FEC_X_DES_ACTIVE_TDAR))
Marek Vasut5f1631d2012-08-29 03:49:49 +0000800 break;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400801 }
Eric Nelson3d2f7272012-03-15 18:33:25 +0000802
Fabio Estevamc34e99f2014-08-25 13:34:17 -0300803 if (!timeout) {
Marek Vasut9bf7bf02012-08-29 03:49:50 +0000804 ret = -EINVAL;
Fabio Estevamc34e99f2014-08-25 13:34:17 -0300805 goto out;
806 }
Marek Vasut9bf7bf02012-08-29 03:49:50 +0000807
Fabio Estevamc34e99f2014-08-25 13:34:17 -0300808 /*
809 * The TDAR bit is cleared when the descriptors are all out from TX
810 * but on mx6solox we noticed that the READY bit is still not cleared
811 * right after TDAR.
812 * These are two distinct signals, and in IC simulation, we found that
813 * TDAR always gets cleared prior than the READY bit of last BD becomes
814 * cleared.
815 * In mx6solox, we use a later version of FEC IP. It looks like that
816 * this intrinsic behaviour of TDAR bit has changed in this newer FEC
817 * version.
818 *
819 * Fix this by polling the READY bit of BD after the TDAR polling,
820 * which covers the mx6solox case and does not harm the other SoCs.
821 */
822 timeout = FEC_XFER_TIMEOUT;
823 while (--timeout) {
824 invalidate_dcache_range(addr, addr + size);
825 if (!(readw(&fec->tbd_base[fec->tbd_index].status) &
826 FEC_TBD_READY))
827 break;
828 }
829
830 if (!timeout)
Marek Vasut9bf7bf02012-08-29 03:49:50 +0000831 ret = -EINVAL;
832
Fabio Estevamc34e99f2014-08-25 13:34:17 -0300833out:
Marek Vasut9bf7bf02012-08-29 03:49:50 +0000834 debug("fec_send: status 0x%x index %d ret %i\n",
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100835 readw(&fec->tbd_base[fec->tbd_index].status),
836 fec->tbd_index, ret);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400837 /* for next transmission use the other buffer */
838 if (fec->tbd_index)
839 fec->tbd_index = 0;
840 else
841 fec->tbd_index = 1;
842
Marek Vasut5f1631d2012-08-29 03:49:49 +0000843 return ret;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400844}
845
846/**
847 * Pull one frame from the card
848 * @param[in] dev Our ethernet device to handle
849 * @return Length of packet read
850 */
Jagan Teki484f0212016-12-06 00:00:49 +0100851#ifdef CONFIG_DM_ETH
852static int fecmxc_recv(struct udevice *dev, int flags, uchar **packetp)
853#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400854static int fec_recv(struct eth_device *dev)
Jagan Teki484f0212016-12-06 00:00:49 +0100855#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400856{
Jagan Teki484f0212016-12-06 00:00:49 +0100857#ifdef CONFIG_DM_ETH
858 struct fec_priv *fec = dev_get_priv(dev);
859#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400860 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Jagan Teki484f0212016-12-06 00:00:49 +0100861#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400862 struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
863 unsigned long ievent;
864 int frame_length, len = 0;
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400865 uint16_t bd_status;
Ye Lie2670912018-01-10 13:20:44 +0800866 ulong addr, size, end;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000867 int i;
Ye Libd7e5382018-03-28 20:54:11 +0800868
869#ifdef CONFIG_DM_ETH
870 *packetp = memalign(ARCH_DMA_MINALIGN, FEC_MAX_PKT_SIZE);
871 if (*packetp == 0) {
872 printf("%s: error allocating packetp\n", __func__);
873 return -ENOMEM;
874 }
875#else
Fabio Estevamcc956082013-09-17 23:13:10 -0300876 ALLOC_CACHE_ALIGN_BUFFER(uchar, buff, FEC_MAX_PKT_SIZE);
Ye Libd7e5382018-03-28 20:54:11 +0800877#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400878
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100879 /* Check if any critical events have happened */
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400880 ievent = readl(&fec->eth->ievent);
881 writel(ievent, &fec->eth->ievent);
Marek Vasut478e2d02011-10-24 23:40:03 +0000882 debug("fec_recv: ievent 0x%lx\n", ievent);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400883 if (ievent & FEC_IEVENT_BABR) {
Jagan Teki484f0212016-12-06 00:00:49 +0100884#ifdef CONFIG_DM_ETH
885 fecmxc_halt(dev);
886 fecmxc_init(dev);
887#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400888 fec_halt(dev);
889 fec_init(dev, fec->bd);
Jagan Teki484f0212016-12-06 00:00:49 +0100890#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400891 printf("some error: 0x%08lx\n", ievent);
892 return 0;
893 }
894 if (ievent & FEC_IEVENT_HBERR) {
895 /* Heartbeat error */
896 writel(0x00000001 | readl(&fec->eth->x_cntrl),
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100897 &fec->eth->x_cntrl);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400898 }
899 if (ievent & FEC_IEVENT_GRA) {
900 /* Graceful stop complete */
901 if (readl(&fec->eth->x_cntrl) & 0x00000001) {
Jagan Teki484f0212016-12-06 00:00:49 +0100902#ifdef CONFIG_DM_ETH
903 fecmxc_halt(dev);
904#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400905 fec_halt(dev);
Jagan Teki484f0212016-12-06 00:00:49 +0100906#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400907 writel(~0x00000001 & readl(&fec->eth->x_cntrl),
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100908 &fec->eth->x_cntrl);
Jagan Teki484f0212016-12-06 00:00:49 +0100909#ifdef CONFIG_DM_ETH
910 fecmxc_init(dev);
911#else
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400912 fec_init(dev, fec->bd);
Jagan Teki484f0212016-12-06 00:00:49 +0100913#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400914 }
915 }
916
917 /*
Eric Nelson3d2f7272012-03-15 18:33:25 +0000918 * Read the buffer status. Before the status can be read, the data cache
919 * must be invalidated, because the data in RAM might have been changed
920 * by DMA. The descriptors are properly aligned to cachelines so there's
921 * no need to worry they'd overlap.
922 *
923 * WARNING: By invalidating the descriptor here, we also invalidate
924 * the descriptors surrounding this one. Therefore we can NOT change the
925 * contents of this descriptor nor the surrounding ones. The problem is
926 * that in order to mark the descriptor as processed, we need to change
927 * the descriptor. The solution is to mark the whole cache line when all
928 * descriptors in the cache line are processed.
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400929 */
Ye Lie2670912018-01-10 13:20:44 +0800930 addr = (ulong)rbd;
Eric Nelson3d2f7272012-03-15 18:33:25 +0000931 addr &= ~(ARCH_DMA_MINALIGN - 1);
932 size = roundup(sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
933 invalidate_dcache_range(addr, addr + size);
934
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400935 bd_status = readw(&rbd->status);
936 debug("fec_recv: status 0x%x\n", bd_status);
937
938 if (!(bd_status & FEC_RBD_EMPTY)) {
939 if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100940 ((readw(&rbd->data_length) - 4) > 14)) {
941 /* Get buffer address and size */
Albert ARIBAUD \(3ADEV\)13420302015-06-19 14:18:27 +0200942 addr = readl(&rbd->data_pointer);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400943 frame_length = readw(&rbd->data_length) - 4;
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100944 /* Invalidate data cache over the buffer */
Marek Vasut4325d242012-08-26 10:19:21 +0000945 end = roundup(addr + frame_length, ARCH_DMA_MINALIGN);
946 addr &= ~(ARCH_DMA_MINALIGN - 1);
947 invalidate_dcache_range(addr, end);
Eric Nelson3d2f7272012-03-15 18:33:25 +0000948
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100949 /* Fill the buffer and pass it to upper layers */
Eric Nelson3d2f7272012-03-15 18:33:25 +0000950#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Albert ARIBAUD \(3ADEV\)13420302015-06-19 14:18:27 +0200951 swap_packet((uint32_t *)addr, frame_length);
Marek Vasut6a5fd4c2011-11-08 23:18:10 +0000952#endif
Ye Libd7e5382018-03-28 20:54:11 +0800953
954#ifdef CONFIG_DM_ETH
955 memcpy(*packetp, (char *)addr, frame_length);
956#else
Albert ARIBAUD \(3ADEV\)13420302015-06-19 14:18:27 +0200957 memcpy(buff, (char *)addr, frame_length);
Joe Hershberger9f09a362015-04-08 01:41:06 -0500958 net_process_received_packet(buff, frame_length);
Ye Libd7e5382018-03-28 20:54:11 +0800959#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400960 len = frame_length;
961 } else {
962 if (bd_status & FEC_RBD_ERR)
Ye Lie2670912018-01-10 13:20:44 +0800963 debug("error frame: 0x%08lx 0x%08x\n",
964 addr, bd_status);
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400965 }
Eric Nelson3d2f7272012-03-15 18:33:25 +0000966
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400967 /*
Eric Nelson3d2f7272012-03-15 18:33:25 +0000968 * Free the current buffer, restart the engine and move forward
969 * to the next buffer. Here we check if the whole cacheline of
970 * descriptors was already processed and if so, we mark it free
971 * as whole.
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400972 */
Eric Nelson3d2f7272012-03-15 18:33:25 +0000973 size = RXDESC_PER_CACHELINE - 1;
974 if ((fec->rbd_index & size) == size) {
975 i = fec->rbd_index - size;
Ye Lie2670912018-01-10 13:20:44 +0800976 addr = (ulong)&fec->rbd_base[i];
Eric Nelson3d2f7272012-03-15 18:33:25 +0000977 for (; i <= fec->rbd_index ; i++) {
978 fec_rbd_clean(i == (FEC_RBD_NUM - 1),
979 &fec->rbd_base[i]);
980 }
981 flush_dcache_range(addr,
Jagan Tekic6cd8d52016-12-06 00:00:50 +0100982 addr + ARCH_DMA_MINALIGN);
Eric Nelson3d2f7272012-03-15 18:33:25 +0000983 }
984
Ilya Yanoke93a4a52009-07-21 19:32:21 +0400985 fec_rx_task_enable(fec);
986 fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
987 }
988 debug("fec_recv: stop\n");
989
990 return len;
991}
992
Troy Kisky4c2ddec2012-10-22 16:40:44 +0000993static void fec_set_dev_name(char *dest, int dev_id)
994{
995 sprintf(dest, (dev_id == -1) ? "FEC" : "FEC%i", dev_id);
996}
997
Marek Vasut03880452013-10-12 20:36:25 +0200998static int fec_alloc_descs(struct fec_priv *fec)
999{
1000 unsigned int size;
1001 int i;
1002 uint8_t *data;
Ye Lie2670912018-01-10 13:20:44 +08001003 ulong addr;
Marek Vasut03880452013-10-12 20:36:25 +02001004
1005 /* Allocate TX descriptors. */
1006 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
1007 fec->tbd_base = memalign(ARCH_DMA_MINALIGN, size);
1008 if (!fec->tbd_base)
1009 goto err_tx;
1010
1011 /* Allocate RX descriptors. */
1012 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
1013 fec->rbd_base = memalign(ARCH_DMA_MINALIGN, size);
1014 if (!fec->rbd_base)
1015 goto err_rx;
1016
1017 memset(fec->rbd_base, 0, size);
1018
1019 /* Allocate RX buffers. */
1020
1021 /* Maximum RX buffer size. */
Fabio Estevam8b798b22014-08-25 13:34:16 -03001022 size = roundup(FEC_MAX_PKT_SIZE, FEC_DMA_RX_MINALIGN);
Marek Vasut03880452013-10-12 20:36:25 +02001023 for (i = 0; i < FEC_RBD_NUM; i++) {
Fabio Estevam8b798b22014-08-25 13:34:16 -03001024 data = memalign(FEC_DMA_RX_MINALIGN, size);
Marek Vasut03880452013-10-12 20:36:25 +02001025 if (!data) {
1026 printf("%s: error allocating rxbuf %d\n", __func__, i);
1027 goto err_ring;
1028 }
1029
1030 memset(data, 0, size);
1031
Ye Lie2670912018-01-10 13:20:44 +08001032 addr = (ulong)data;
1033 fec->rbd_base[i].data_pointer = (uint32_t)addr;
Marek Vasut03880452013-10-12 20:36:25 +02001034 fec->rbd_base[i].status = FEC_RBD_EMPTY;
1035 fec->rbd_base[i].data_length = 0;
1036 /* Flush the buffer to memory. */
Ye Lie2670912018-01-10 13:20:44 +08001037 flush_dcache_range(addr, addr + size);
Marek Vasut03880452013-10-12 20:36:25 +02001038 }
1039
1040 /* Mark the last RBD to close the ring. */
1041 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
1042
1043 fec->rbd_index = 0;
1044 fec->tbd_index = 0;
1045
1046 return 0;
1047
1048err_ring:
Ye Lie2670912018-01-10 13:20:44 +08001049 for (; i >= 0; i--) {
1050 addr = fec->rbd_base[i].data_pointer;
1051 free((void *)addr);
1052 }
Marek Vasut03880452013-10-12 20:36:25 +02001053 free(fec->rbd_base);
1054err_rx:
1055 free(fec->tbd_base);
1056err_tx:
1057 return -ENOMEM;
1058}
1059
1060static void fec_free_descs(struct fec_priv *fec)
1061{
1062 int i;
Ye Lie2670912018-01-10 13:20:44 +08001063 ulong addr;
Marek Vasut03880452013-10-12 20:36:25 +02001064
Ye Lie2670912018-01-10 13:20:44 +08001065 for (i = 0; i < FEC_RBD_NUM; i++) {
1066 addr = fec->rbd_base[i].data_pointer;
1067 free((void *)addr);
1068 }
Marek Vasut03880452013-10-12 20:36:25 +02001069 free(fec->rbd_base);
1070 free(fec->tbd_base);
1071}
1072
Peng Fan0c59c4f2018-03-28 20:54:12 +08001073struct mii_dev *fec_get_miibus(ulong base_addr, int dev_id)
Jagan Teki484f0212016-12-06 00:00:49 +01001074{
Peng Fan0c59c4f2018-03-28 20:54:12 +08001075 struct ethernet_regs *eth = (struct ethernet_regs *)base_addr;
Jagan Teki484f0212016-12-06 00:00:49 +01001076 struct mii_dev *bus;
1077 int ret;
1078
1079 bus = mdio_alloc();
1080 if (!bus) {
1081 printf("mdio_alloc failed\n");
1082 return NULL;
1083 }
1084 bus->read = fec_phy_read;
1085 bus->write = fec_phy_write;
1086 bus->priv = eth;
1087 fec_set_dev_name(bus->name, dev_id);
1088
1089 ret = mdio_register(bus);
1090 if (ret) {
1091 printf("mdio_register failed\n");
1092 free(bus);
1093 return NULL;
1094 }
1095 fec_mii_setspeed(eth);
1096 return bus;
1097}
1098
1099#ifndef CONFIG_DM_ETH
Troy Kiskydce4def2012-10-22 16:40:46 +00001100#ifdef CONFIG_PHYLIB
1101int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
1102 struct mii_dev *bus, struct phy_device *phydev)
1103#else
1104static int fec_probe(bd_t *bd, int dev_id, uint32_t base_addr,
1105 struct mii_dev *bus, int phy_id)
1106#endif
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001107{
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001108 struct eth_device *edev;
Marek Vasutedcd6c02011-09-16 01:13:47 +02001109 struct fec_priv *fec;
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001110 unsigned char ethaddr[6];
Andy Duan8f8e4582017-04-10 19:44:35 +08001111 char mac[16];
Marek Vasut43b10302011-09-11 18:05:37 +00001112 uint32_t start;
1113 int ret = 0;
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001114
1115 /* create and fill edev struct */
1116 edev = (struct eth_device *)malloc(sizeof(struct eth_device));
1117 if (!edev) {
Marek Vasutedcd6c02011-09-16 01:13:47 +02001118 puts("fec_mxc: not enough malloc memory for eth_device\n");
Marek Vasut43b10302011-09-11 18:05:37 +00001119 ret = -ENOMEM;
1120 goto err1;
Marek Vasutedcd6c02011-09-16 01:13:47 +02001121 }
1122
1123 fec = (struct fec_priv *)malloc(sizeof(struct fec_priv));
1124 if (!fec) {
1125 puts("fec_mxc: not enough malloc memory for fec_priv\n");
Marek Vasut43b10302011-09-11 18:05:37 +00001126 ret = -ENOMEM;
1127 goto err2;
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001128 }
Marek Vasutedcd6c02011-09-16 01:13:47 +02001129
Nobuhiro Iwamatsu1843c5b2010-10-19 14:03:42 +09001130 memset(edev, 0, sizeof(*edev));
Marek Vasutedcd6c02011-09-16 01:13:47 +02001131 memset(fec, 0, sizeof(*fec));
1132
Marek Vasut03880452013-10-12 20:36:25 +02001133 ret = fec_alloc_descs(fec);
1134 if (ret)
1135 goto err3;
1136
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001137 edev->priv = fec;
1138 edev->init = fec_init;
1139 edev->send = fec_send;
1140 edev->recv = fec_recv;
1141 edev->halt = fec_halt;
Heiko Schocher9ada5e62010-04-27 07:43:52 +02001142 edev->write_hwaddr = fec_set_hwaddr;
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001143
Ye Lie2670912018-01-10 13:20:44 +08001144 fec->eth = (struct ethernet_regs *)(ulong)base_addr;
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001145 fec->bd = bd;
1146
Marek Vasutdbb4fce2011-09-11 18:05:33 +00001147 fec->xcv_type = CONFIG_FEC_XCV_TYPE;
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001148
1149 /* Reset chip. */
John Rigbye650e492010-01-25 23:12:55 -07001150 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RESET, &fec->eth->ecntrl);
Marek Vasut43b10302011-09-11 18:05:37 +00001151 start = get_timer(0);
1152 while (readl(&fec->eth->ecntrl) & FEC_ECNTRL_RESET) {
1153 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
Vagrant Cascadian259b1fb2016-10-23 20:45:19 -07001154 printf("FEC MXC: Timeout resetting chip\n");
Marek Vasut03880452013-10-12 20:36:25 +02001155 goto err4;
Marek Vasut43b10302011-09-11 18:05:37 +00001156 }
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001157 udelay(10);
Marek Vasut43b10302011-09-11 18:05:37 +00001158 }
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001159
Marek Vasut335cbd22012-05-01 11:09:41 +00001160 fec_reg_setup(fec);
Troy Kisky4c2ddec2012-10-22 16:40:44 +00001161 fec_set_dev_name(edev->name, dev_id);
1162 fec->dev_id = (dev_id == -1) ? 0 : dev_id;
Troy Kiskydce4def2012-10-22 16:40:46 +00001163 fec->bus = bus;
1164 fec_mii_setspeed(bus->priv);
1165#ifdef CONFIG_PHYLIB
1166 fec->phydev = phydev;
1167 phy_connect_dev(phydev, edev);
1168 /* Configure phy */
1169 phy_config(phydev);
1170#else
Marek Vasutedcd6c02011-09-16 01:13:47 +02001171 fec->phy_id = phy_id;
Troy Kiskydce4def2012-10-22 16:40:46 +00001172#endif
1173 eth_register(edev);
Andy Duan8f8e4582017-04-10 19:44:35 +08001174 /* only support one eth device, the index number pointed by dev_id */
1175 edev->index = fec->dev_id;
Troy Kiskydce4def2012-10-22 16:40:46 +00001176
Andy Duan0eaaf832017-04-10 19:44:34 +08001177 if (fec_get_hwaddr(fec->dev_id, ethaddr) == 0) {
1178 debug("got MAC%d address from fuse: %pM\n", fec->dev_id, ethaddr);
Troy Kiskydce4def2012-10-22 16:40:46 +00001179 memcpy(edev->enetaddr, ethaddr, 6);
Andy Duan8f8e4582017-04-10 19:44:35 +08001180 if (fec->dev_id)
1181 sprintf(mac, "eth%daddr", fec->dev_id);
1182 else
1183 strcpy(mac, "ethaddr");
Simon Glass64b723f2017-08-03 12:22:12 -06001184 if (!env_get(mac))
Simon Glass8551d552017-08-03 12:22:11 -06001185 eth_env_set_enetaddr(mac, ethaddr);
Troy Kiskydce4def2012-10-22 16:40:46 +00001186 }
1187 return ret;
Marek Vasut03880452013-10-12 20:36:25 +02001188err4:
1189 fec_free_descs(fec);
Troy Kiskydce4def2012-10-22 16:40:46 +00001190err3:
1191 free(fec);
1192err2:
1193 free(edev);
1194err1:
1195 return ret;
1196}
1197
Troy Kiskydce4def2012-10-22 16:40:46 +00001198int fecmxc_initialize_multi(bd_t *bd, int dev_id, int phy_id, uint32_t addr)
1199{
1200 uint32_t base_mii;
1201 struct mii_dev *bus = NULL;
1202#ifdef CONFIG_PHYLIB
1203 struct phy_device *phydev = NULL;
1204#endif
1205 int ret;
1206
Peng Fana65e0362018-03-28 20:54:14 +08001207#ifdef CONFIG_FEC_MXC_MDIO_BASE
Troy Kisky2000c662012-02-07 14:08:47 +00001208 /*
1209 * The i.MX28 has two ethernet interfaces, but they are not equal.
1210 * Only the first one can access the MDIO bus.
1211 */
Peng Fana65e0362018-03-28 20:54:14 +08001212 base_mii = CONFIG_FEC_MXC_MDIO_BASE;
Troy Kisky2000c662012-02-07 14:08:47 +00001213#else
Troy Kiskydce4def2012-10-22 16:40:46 +00001214 base_mii = addr;
Troy Kisky2000c662012-02-07 14:08:47 +00001215#endif
Troy Kiskydce4def2012-10-22 16:40:46 +00001216 debug("eth_init: fec_probe(bd, %i, %i) @ %08x\n", dev_id, phy_id, addr);
1217 bus = fec_get_miibus(base_mii, dev_id);
1218 if (!bus)
1219 return -ENOMEM;
Troy Kisky2c42b3c2012-10-22 16:40:45 +00001220#ifdef CONFIG_PHYLIB
Troy Kiskydce4def2012-10-22 16:40:46 +00001221 phydev = phy_find_by_mask(bus, 1 << phy_id, PHY_INTERFACE_MODE_RGMII);
Troy Kisky2c42b3c2012-10-22 16:40:45 +00001222 if (!phydev) {
Måns Rullgårdc6e4a862015-12-08 15:38:46 +00001223 mdio_unregister(bus);
Troy Kisky2c42b3c2012-10-22 16:40:45 +00001224 free(bus);
Troy Kiskydce4def2012-10-22 16:40:46 +00001225 return -ENOMEM;
Troy Kisky2c42b3c2012-10-22 16:40:45 +00001226 }
Troy Kiskydce4def2012-10-22 16:40:46 +00001227 ret = fec_probe(bd, dev_id, addr, bus, phydev);
1228#else
1229 ret = fec_probe(bd, dev_id, addr, bus, phy_id);
Troy Kisky2c42b3c2012-10-22 16:40:45 +00001230#endif
Troy Kiskydce4def2012-10-22 16:40:46 +00001231 if (ret) {
1232#ifdef CONFIG_PHYLIB
1233 free(phydev);
1234#endif
Måns Rullgårdc6e4a862015-12-08 15:38:46 +00001235 mdio_unregister(bus);
Troy Kiskydce4def2012-10-22 16:40:46 +00001236 free(bus);
1237 }
Marek Vasut43b10302011-09-11 18:05:37 +00001238 return ret;
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001239}
1240
Troy Kisky4e0eae62012-10-22 16:40:42 +00001241#ifdef CONFIG_FEC_MXC_PHYADDR
1242int fecmxc_initialize(bd_t *bd)
1243{
1244 return fecmxc_initialize_multi(bd, -1, CONFIG_FEC_MXC_PHYADDR,
1245 IMX_FEC_BASE);
Ilya Yanoke93a4a52009-07-21 19:32:21 +04001246}
Troy Kisky4e0eae62012-10-22 16:40:42 +00001247#endif
Marek Vasut539ecee2011-09-11 18:05:36 +00001248
Troy Kisky2000c662012-02-07 14:08:47 +00001249#ifndef CONFIG_PHYLIB
Marek Vasut539ecee2011-09-11 18:05:36 +00001250int fecmxc_register_mii_postcall(struct eth_device *dev, int (*cb)(int))
1251{
1252 struct fec_priv *fec = (struct fec_priv *)dev->priv;
1253 fec->mii_postcall = cb;
1254 return 0;
Jagan Teki484f0212016-12-06 00:00:49 +01001255}
1256#endif
1257
1258#else
1259
Jagan Teki87e7f352016-12-06 00:00:51 +01001260static int fecmxc_read_rom_hwaddr(struct udevice *dev)
1261{
1262 struct fec_priv *priv = dev_get_priv(dev);
1263 struct eth_pdata *pdata = dev_get_platdata(dev);
1264
1265 return fec_get_hwaddr(priv->dev_id, pdata->enetaddr);
1266}
1267
Ye Libd7e5382018-03-28 20:54:11 +08001268static int fecmxc_free_pkt(struct udevice *dev, uchar *packet, int length)
1269{
1270 if (packet)
1271 free(packet);
1272
1273 return 0;
1274}
1275
Jagan Teki484f0212016-12-06 00:00:49 +01001276static const struct eth_ops fecmxc_ops = {
1277 .start = fecmxc_init,
1278 .send = fecmxc_send,
1279 .recv = fecmxc_recv,
Ye Libd7e5382018-03-28 20:54:11 +08001280 .free_pkt = fecmxc_free_pkt,
Jagan Teki484f0212016-12-06 00:00:49 +01001281 .stop = fecmxc_halt,
1282 .write_hwaddr = fecmxc_set_hwaddr,
Jagan Teki87e7f352016-12-06 00:00:51 +01001283 .read_rom_hwaddr = fecmxc_read_rom_hwaddr,
Jagan Teki484f0212016-12-06 00:00:49 +01001284};
1285
Martyn Welchd1ac23f2018-12-11 11:34:45 +00001286static int device_get_phy_addr(struct udevice *dev)
1287{
1288 struct ofnode_phandle_args phandle_args;
1289 int reg;
1290
1291 if (dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
1292 &phandle_args)) {
1293 debug("Failed to find phy-handle");
1294 return -ENODEV;
1295 }
1296
1297 reg = ofnode_read_u32_default(phandle_args.node, "reg", 0);
1298
1299 return reg;
1300}
1301
Jagan Teki484f0212016-12-06 00:00:49 +01001302static int fec_phy_init(struct fec_priv *priv, struct udevice *dev)
1303{
1304 struct phy_device *phydev;
Martyn Welchd1ac23f2018-12-11 11:34:45 +00001305 int addr;
Jagan Teki484f0212016-12-06 00:00:49 +01001306
Martyn Welchd1ac23f2018-12-11 11:34:45 +00001307 addr = device_get_phy_addr(dev);
Lukasz Majewski07b75a32018-04-15 21:45:54 +02001308#ifdef CONFIG_FEC_MXC_PHYADDR
Hannes Schmelzerf7694302019-02-15 10:30:18 +01001309 addr = CONFIG_FEC_MXC_PHYADDR;
Jagan Teki484f0212016-12-06 00:00:49 +01001310#endif
1311
Hannes Schmelzerf7694302019-02-15 10:30:18 +01001312 phydev = phy_connect(priv->bus, addr, dev, priv->interface);
Jagan Teki484f0212016-12-06 00:00:49 +01001313 if (!phydev)
1314 return -ENODEV;
1315
Jagan Teki484f0212016-12-06 00:00:49 +01001316 priv->phydev = phydev;
1317 phy_config(phydev);
1318
1319 return 0;
1320}
1321
Simon Glassfa4689a2019-12-06 21:41:35 -07001322#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001323/* FEC GPIO reset */
1324static void fec_gpio_reset(struct fec_priv *priv)
1325{
1326 debug("fec_gpio_reset: fec_gpio_reset(dev)\n");
1327 if (dm_gpio_is_valid(&priv->phy_reset_gpio)) {
1328 dm_gpio_set_value(&priv->phy_reset_gpio, 1);
Martin Fuzzey9c3f97a2018-10-04 19:59:18 +02001329 mdelay(priv->reset_delay);
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001330 dm_gpio_set_value(&priv->phy_reset_gpio, 0);
Andrejs Cainikovs24b6aac2019-03-01 13:27:59 +00001331 if (priv->reset_post_delay)
1332 mdelay(priv->reset_post_delay);
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001333 }
1334}
1335#endif
1336
Jagan Teki484f0212016-12-06 00:00:49 +01001337static int fecmxc_probe(struct udevice *dev)
1338{
1339 struct eth_pdata *pdata = dev_get_platdata(dev);
1340 struct fec_priv *priv = dev_get_priv(dev);
1341 struct mii_dev *bus = NULL;
Jagan Teki484f0212016-12-06 00:00:49 +01001342 uint32_t start;
1343 int ret;
1344
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +02001345 if (IS_ENABLED(CONFIG_IMX8)) {
1346 ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
1347 if (ret < 0) {
1348 debug("Can't get FEC ipg clk: %d\n", ret);
1349 return ret;
1350 }
1351 ret = clk_enable(&priv->ipg_clk);
1352 if (ret < 0) {
1353 debug("Can't enable FEC ipg clk: %d\n", ret);
1354 return ret;
1355 }
1356
1357 priv->clk_rate = clk_get_rate(&priv->ipg_clk);
Peng Fandcf5e1b2019-10-25 09:48:02 +00001358 } else if (CONFIG_IS_ENABLED(CLK_CCF)) {
1359 ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
1360 if (ret < 0) {
1361 debug("Can't get FEC ipg clk: %d\n", ret);
1362 return ret;
1363 }
1364 ret = clk_enable(&priv->ipg_clk);
1365 if(ret)
1366 return ret;
1367
1368 ret = clk_get_by_name(dev, "ahb", &priv->ahb_clk);
1369 if (ret < 0) {
1370 debug("Can't get FEC ahb clk: %d\n", ret);
1371 return ret;
1372 }
1373 ret = clk_enable(&priv->ahb_clk);
1374 if (ret)
1375 return ret;
1376
1377 ret = clk_get_by_name(dev, "enet_out", &priv->clk_enet_out);
1378 if (!ret) {
1379 ret = clk_enable(&priv->clk_enet_out);
1380 if (ret)
1381 return ret;
1382 }
1383
1384 ret = clk_get_by_name(dev, "enet_clk_ref", &priv->clk_ref);
1385 if (!ret) {
1386 ret = clk_enable(&priv->clk_ref);
1387 if (ret)
1388 return ret;
1389 }
1390
1391 ret = clk_get_by_name(dev, "ptp", &priv->clk_ptp);
1392 if (!ret) {
1393 ret = clk_enable(&priv->clk_ptp);
1394 if (ret)
1395 return ret;
1396 }
1397
1398 priv->clk_rate = clk_get_rate(&priv->ipg_clk);
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +02001399 }
1400
Jagan Teki484f0212016-12-06 00:00:49 +01001401 ret = fec_alloc_descs(priv);
1402 if (ret)
1403 return ret;
1404
Martin Fuzzey9a6a2c92018-10-04 19:59:20 +02001405#ifdef CONFIG_DM_REGULATOR
1406 if (priv->phy_supply) {
Adam Fordb3301b62019-01-15 11:26:48 -06001407 ret = regulator_set_enable(priv->phy_supply, true);
Martin Fuzzey9a6a2c92018-10-04 19:59:20 +02001408 if (ret) {
1409 printf("%s: Error enabling phy supply\n", dev->name);
1410 return ret;
1411 }
1412 }
1413#endif
1414
Simon Glassfa4689a2019-12-06 21:41:35 -07001415#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001416 fec_gpio_reset(priv);
1417#endif
Jagan Teki484f0212016-12-06 00:00:49 +01001418 /* Reset chip. */
Jagan Tekic6cd8d52016-12-06 00:00:50 +01001419 writel(readl(&priv->eth->ecntrl) | FEC_ECNTRL_RESET,
1420 &priv->eth->ecntrl);
Jagan Teki484f0212016-12-06 00:00:49 +01001421 start = get_timer(0);
1422 while (readl(&priv->eth->ecntrl) & FEC_ECNTRL_RESET) {
1423 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
1424 printf("FEC MXC: Timeout reseting chip\n");
1425 goto err_timeout;
1426 }
1427 udelay(10);
1428 }
1429
1430 fec_reg_setup(priv);
Jagan Teki484f0212016-12-06 00:00:49 +01001431
Peng Fanbd3e8cb2018-03-28 20:54:13 +08001432 priv->dev_id = dev->seq;
Peng Fana65e0362018-03-28 20:54:14 +08001433#ifdef CONFIG_FEC_MXC_MDIO_BASE
1434 bus = fec_get_miibus((ulong)CONFIG_FEC_MXC_MDIO_BASE, dev->seq);
1435#else
Peng Fanbd3e8cb2018-03-28 20:54:13 +08001436 bus = fec_get_miibus((ulong)priv->eth, dev->seq);
Peng Fana65e0362018-03-28 20:54:14 +08001437#endif
Lothar Waßmannd33e9ee2017-06-27 15:23:16 +02001438 if (!bus) {
1439 ret = -ENOMEM;
1440 goto err_mii;
1441 }
1442
1443 priv->bus = bus;
Lothar Waßmannd33e9ee2017-06-27 15:23:16 +02001444 priv->interface = pdata->phy_interface;
Martin Fuzzeyf08eb3d2018-10-04 19:59:21 +02001445 switch (priv->interface) {
1446 case PHY_INTERFACE_MODE_MII:
1447 priv->xcv_type = MII100;
1448 break;
1449 case PHY_INTERFACE_MODE_RMII:
1450 priv->xcv_type = RMII;
1451 break;
1452 case PHY_INTERFACE_MODE_RGMII:
1453 case PHY_INTERFACE_MODE_RGMII_ID:
1454 case PHY_INTERFACE_MODE_RGMII_RXID:
1455 case PHY_INTERFACE_MODE_RGMII_TXID:
1456 priv->xcv_type = RGMII;
1457 break;
1458 default:
1459 priv->xcv_type = CONFIG_FEC_XCV_TYPE;
1460 printf("Unsupported interface type %d defaulting to %d\n",
1461 priv->interface, priv->xcv_type);
1462 break;
1463 }
1464
Lothar Waßmannd33e9ee2017-06-27 15:23:16 +02001465 ret = fec_phy_init(priv, dev);
1466 if (ret)
1467 goto err_phy;
1468
Jagan Teki484f0212016-12-06 00:00:49 +01001469 return 0;
1470
Jagan Teki484f0212016-12-06 00:00:49 +01001471err_phy:
1472 mdio_unregister(bus);
1473 free(bus);
1474err_mii:
Ye Li5fa556c2018-03-28 20:54:16 +08001475err_timeout:
Jagan Teki484f0212016-12-06 00:00:49 +01001476 fec_free_descs(priv);
1477 return ret;
Marek Vasut539ecee2011-09-11 18:05:36 +00001478}
Jagan Teki484f0212016-12-06 00:00:49 +01001479
1480static int fecmxc_remove(struct udevice *dev)
1481{
1482 struct fec_priv *priv = dev_get_priv(dev);
1483
1484 free(priv->phydev);
1485 fec_free_descs(priv);
1486 mdio_unregister(priv->bus);
1487 mdio_free(priv->bus);
1488
Martin Fuzzey9a6a2c92018-10-04 19:59:20 +02001489#ifdef CONFIG_DM_REGULATOR
1490 if (priv->phy_supply)
1491 regulator_set_enable(priv->phy_supply, false);
1492#endif
1493
Jagan Teki484f0212016-12-06 00:00:49 +01001494 return 0;
1495}
1496
1497static int fecmxc_ofdata_to_platdata(struct udevice *dev)
1498{
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001499 int ret = 0;
Jagan Teki484f0212016-12-06 00:00:49 +01001500 struct eth_pdata *pdata = dev_get_platdata(dev);
1501 struct fec_priv *priv = dev_get_priv(dev);
1502 const char *phy_mode;
1503
Simon Glassba1dea42017-05-17 17:18:05 -06001504 pdata->iobase = (phys_addr_t)devfdt_get_addr(dev);
Jagan Teki484f0212016-12-06 00:00:49 +01001505 priv->eth = (struct ethernet_regs *)pdata->iobase;
1506
1507 pdata->phy_interface = -1;
Simon Glassdd79d6e2017-01-17 16:52:55 -07001508 phy_mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "phy-mode",
1509 NULL);
Jagan Teki484f0212016-12-06 00:00:49 +01001510 if (phy_mode)
1511 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
1512 if (pdata->phy_interface == -1) {
1513 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
1514 return -EINVAL;
1515 }
1516
Martin Fuzzey9a6a2c92018-10-04 19:59:20 +02001517#ifdef CONFIG_DM_REGULATOR
1518 device_get_supply_regulator(dev, "phy-supply", &priv->phy_supply);
1519#endif
1520
Simon Glassfa4689a2019-12-06 21:41:35 -07001521#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001522 ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
Martin Fuzzey185e3b82018-10-04 19:59:19 +02001523 &priv->phy_reset_gpio, GPIOD_IS_OUT);
1524 if (ret < 0)
1525 return 0; /* property is optional, don't return error! */
Jagan Teki484f0212016-12-06 00:00:49 +01001526
Martin Fuzzey185e3b82018-10-04 19:59:19 +02001527 priv->reset_delay = dev_read_u32_default(dev, "phy-reset-duration", 1);
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001528 if (priv->reset_delay > 1000) {
Martin Fuzzey185e3b82018-10-04 19:59:19 +02001529 printf("FEC MXC: phy reset duration should be <= 1000ms\n");
1530 /* property value wrong, use default value */
1531 priv->reset_delay = 1;
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001532 }
Andrejs Cainikovs24b6aac2019-03-01 13:27:59 +00001533
1534 priv->reset_post_delay = dev_read_u32_default(dev,
1535 "phy-reset-post-delay",
1536 0);
1537 if (priv->reset_post_delay > 1000) {
1538 printf("FEC MXC: phy reset post delay should be <= 1000ms\n");
1539 /* property value wrong, use default value */
1540 priv->reset_post_delay = 0;
1541 }
Michael Trimarchi0e5cccf2018-06-17 15:22:39 +02001542#endif
1543
Martin Fuzzey185e3b82018-10-04 19:59:19 +02001544 return 0;
Jagan Teki484f0212016-12-06 00:00:49 +01001545}
1546
1547static const struct udevice_id fecmxc_ids[] = {
Lukasz Majewski8a8f5a62019-06-19 17:31:03 +02001548 { .compatible = "fsl,imx28-fec" },
Jagan Teki484f0212016-12-06 00:00:49 +01001549 { .compatible = "fsl,imx6q-fec" },
Peng Fan56406302018-03-28 20:54:15 +08001550 { .compatible = "fsl,imx6sl-fec" },
1551 { .compatible = "fsl,imx6sx-fec" },
1552 { .compatible = "fsl,imx6ul-fec" },
Lukasz Majewski47311222018-04-15 21:54:22 +02001553 { .compatible = "fsl,imx53-fec" },
Anatolij Gustschinb71fc5e2018-10-18 16:15:11 +02001554 { .compatible = "fsl,imx7d-fec" },
Lukasz Majewski6b94b0e2019-02-13 22:46:38 +01001555 { .compatible = "fsl,mvf600-fec" },
Jagan Teki484f0212016-12-06 00:00:49 +01001556 { }
1557};
1558
1559U_BOOT_DRIVER(fecmxc_gem) = {
1560 .name = "fecmxc",
1561 .id = UCLASS_ETH,
1562 .of_match = fecmxc_ids,
1563 .ofdata_to_platdata = fecmxc_ofdata_to_platdata,
1564 .probe = fecmxc_probe,
1565 .remove = fecmxc_remove,
1566 .ops = &fecmxc_ops,
1567 .priv_auto_alloc_size = sizeof(struct fec_priv),
1568 .platdata_auto_alloc_size = sizeof(struct eth_pdata),
1569};
Troy Kisky2000c662012-02-07 14:08:47 +00001570#endif