Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2013 Xilinx Inc. |
| 3 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #ifndef _ASM_ARCH_HARDWARE_H |
| 8 | #define _ASM_ARCH_HARDWARE_H |
| 9 | |
Michal Simek | 20d1ebf | 2013-12-19 23:38:58 +0530 | [diff] [blame] | 10 | #define ZYNQ_SERIAL_BASEADDR0 0xE0000000 |
| 11 | #define ZYNQ_SERIAL_BASEADDR1 0xE0001000 |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 12 | #define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000 |
| 13 | #define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000 |
| 14 | #define ZYNQ_SCU_BASEADDR 0xF8F00000 |
Michal Simek | ad2e2b7 | 2013-04-12 16:21:26 +0200 | [diff] [blame] | 15 | #define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600 |
Michal Simek | 242192b | 2013-04-12 16:33:08 +0200 | [diff] [blame] | 16 | #define ZYNQ_GEM_BASEADDR0 0xE000B000 |
| 17 | #define ZYNQ_GEM_BASEADDR1 0xE000C000 |
Michal Simek | 0dd222b | 2013-04-22 14:56:49 +0200 | [diff] [blame] | 18 | #define ZYNQ_SDHCI_BASEADDR0 0xE0100000 |
| 19 | #define ZYNQ_SDHCI_BASEADDR1 0xE0101000 |
Michal Simek | beedbcf | 2013-04-22 15:21:33 +0200 | [diff] [blame] | 20 | #define ZYNQ_I2C_BASEADDR0 0xE0004000 |
| 21 | #define ZYNQ_I2C_BASEADDR1 0xE0005000 |
Jagannadha Sutradharudu Teki | 216ec09 | 2013-07-29 23:45:16 +0530 | [diff] [blame] | 22 | #define ZYNQ_SPI_BASEADDR0 0xE0006000 |
| 23 | #define ZYNQ_SPI_BASEADDR1 0xE0007000 |
Michal Simek | f5ff7bc | 2013-06-17 14:37:01 +0200 | [diff] [blame] | 24 | #define ZYNQ_DDRC_BASEADDR 0xF8006000 |
Siva Durga Prasad Paladugu | e26ef3b | 2013-11-29 19:01:25 +0530 | [diff] [blame] | 25 | #define ZYNQ_EFUSE_BASEADDR 0xF800D000 |
Michal Simek | ec02820 | 2014-04-25 12:21:04 +0200 | [diff] [blame] | 26 | #define ZYNQ_USB_BASEADDR0 0xE0002000 |
| 27 | #define ZYNQ_USB_BASEADDR1 0xE0003000 |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 28 | |
Michal Simek | f0c8211 | 2014-01-16 09:18:21 +0100 | [diff] [blame] | 29 | /* Bootmode setting values */ |
Mike Looijmans | db49c13 | 2014-03-06 14:43:36 +0100 | [diff] [blame] | 30 | #define ZYNQ_BM_MASK 0x7 |
Michal Simek | f0c8211 | 2014-01-16 09:18:21 +0100 | [diff] [blame] | 31 | #define ZYNQ_BM_NOR 0x2 |
| 32 | #define ZYNQ_BM_SD 0x5 |
| 33 | #define ZYNQ_BM_JTAG 0x0 |
| 34 | |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 35 | /* Reflect slcr offsets */ |
| 36 | struct slcr_regs { |
| 37 | u32 scl; /* 0x0 */ |
| 38 | u32 slcr_lock; /* 0x4 */ |
| 39 | u32 slcr_unlock; /* 0x8 */ |
Soren Brinkmann | 102ad00 | 2013-11-21 13:38:54 -0800 | [diff] [blame] | 40 | u32 reserved0_1[61]; |
| 41 | u32 arm_pll_ctrl; /* 0x100 */ |
| 42 | u32 ddr_pll_ctrl; /* 0x104 */ |
| 43 | u32 io_pll_ctrl; /* 0x108 */ |
| 44 | u32 reserved0_2[5]; |
| 45 | u32 arm_clk_ctrl; /* 0x120 */ |
| 46 | u32 ddr_clk_ctrl; /* 0x124 */ |
| 47 | u32 dci_clk_ctrl; /* 0x128 */ |
| 48 | u32 aper_clk_ctrl; /* 0x12c */ |
| 49 | u32 reserved0_3[2]; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 50 | u32 gem0_rclk_ctrl; /* 0x138 */ |
| 51 | u32 gem1_rclk_ctrl; /* 0x13c */ |
| 52 | u32 gem0_clk_ctrl; /* 0x140 */ |
| 53 | u32 gem1_clk_ctrl; /* 0x144 */ |
Soren Brinkmann | 102ad00 | 2013-11-21 13:38:54 -0800 | [diff] [blame] | 54 | u32 smc_clk_ctrl; /* 0x148 */ |
| 55 | u32 lqspi_clk_ctrl; /* 0x14c */ |
| 56 | u32 sdio_clk_ctrl; /* 0x150 */ |
| 57 | u32 uart_clk_ctrl; /* 0x154 */ |
| 58 | u32 spi_clk_ctrl; /* 0x158 */ |
| 59 | u32 can_clk_ctrl; /* 0x15c */ |
| 60 | u32 can_mioclk_ctrl; /* 0x160 */ |
| 61 | u32 dbg_clk_ctrl; /* 0x164 */ |
| 62 | u32 pcap_clk_ctrl; /* 0x168 */ |
| 63 | u32 reserved0_4[1]; |
| 64 | u32 fpga0_clk_ctrl; /* 0x170 */ |
| 65 | u32 reserved0_5[3]; |
| 66 | u32 fpga1_clk_ctrl; /* 0x180 */ |
| 67 | u32 reserved0_6[3]; |
| 68 | u32 fpga2_clk_ctrl; /* 0x190 */ |
| 69 | u32 reserved0_7[3]; |
| 70 | u32 fpga3_clk_ctrl; /* 0x1a0 */ |
| 71 | u32 reserved0_8[8]; |
| 72 | u32 clk_621_true; /* 0x1c4 */ |
| 73 | u32 reserved1[14]; |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 74 | u32 pss_rst_ctrl; /* 0x200 */ |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 75 | u32 reserved2[15]; |
| 76 | u32 fpga_rst_ctrl; /* 0x240 */ |
| 77 | u32 reserved3[5]; |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 78 | u32 reboot_status; /* 0x258 */ |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 79 | u32 boot_mode; /* 0x25c */ |
| 80 | u32 reserved4[116]; |
| 81 | u32 trust_zone; /* 0x430 */ /* FIXME */ |
Michal Simek | 15d654c | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 82 | u32 reserved5_1[63]; |
| 83 | u32 pss_idcode; /* 0x530 */ |
| 84 | u32 reserved5_2[51]; |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 85 | u32 ddr_urgent; /* 0x600 */ |
| 86 | u32 reserved6[6]; |
| 87 | u32 ddr_urgent_sel; /* 0x61c */ |
Michal Simek | 15d654c | 2013-04-22 15:43:02 +0200 | [diff] [blame] | 88 | u32 reserved7[56]; |
| 89 | u32 mio_pin[54]; /* 0x700 - 0x7D4 */ |
| 90 | u32 reserved8[74]; |
| 91 | u32 lvl_shftr_en; /* 0x900 */ |
| 92 | u32 reserved9[3]; |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 93 | u32 ocm_cfg; /* 0x910 */ |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 94 | }; |
| 95 | |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 96 | #define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR) |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 97 | |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 98 | struct devcfg_regs { |
| 99 | u32 ctrl; /* 0x0 */ |
| 100 | u32 lock; /* 0x4 */ |
| 101 | u32 cfg; /* 0x8 */ |
| 102 | u32 int_sts; /* 0xc */ |
| 103 | u32 int_mask; /* 0x10 */ |
| 104 | u32 status; /* 0x14 */ |
| 105 | u32 dma_src_addr; /* 0x18 */ |
| 106 | u32 dma_dst_addr; /* 0x1c */ |
| 107 | u32 dma_src_len; /* 0x20 */ |
| 108 | u32 dma_dst_len; /* 0x24 */ |
| 109 | u32 rom_shadow; /* 0x28 */ |
| 110 | u32 reserved1[2]; |
| 111 | u32 unlock; /* 0x34 */ |
| 112 | u32 reserved2[18]; |
| 113 | u32 mctrl; /* 0x80 */ |
| 114 | u32 reserved3; |
| 115 | u32 write_count; /* 0x88 */ |
| 116 | u32 read_count; /* 0x8c */ |
| 117 | }; |
| 118 | |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 119 | #define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR) |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 120 | |
| 121 | struct scu_regs { |
| 122 | u32 reserved1[16]; |
| 123 | u32 filter_start; /* 0x40 */ |
| 124 | u32 filter_end; /* 0x44 */ |
| 125 | }; |
| 126 | |
Michal Simek | b0bf955 | 2013-04-23 11:35:18 +0200 | [diff] [blame] | 127 | #define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR) |
Michal Simek | 6d46480 | 2013-02-04 12:42:25 +0100 | [diff] [blame] | 128 | |
Michal Simek | f5ff7bc | 2013-06-17 14:37:01 +0200 | [diff] [blame] | 129 | struct ddrc_regs { |
| 130 | u32 ddrc_ctrl; /* 0x0 */ |
| 131 | u32 reserved[60]; |
| 132 | u32 ecc_scrub; /* 0xF4 */ |
| 133 | }; |
| 134 | #define ddrc_base ((struct ddrc_regs *)ZYNQ_DDRC_BASEADDR) |
| 135 | |
Siva Durga Prasad Paladugu | e26ef3b | 2013-11-29 19:01:25 +0530 | [diff] [blame] | 136 | struct efuse_reg { |
| 137 | u32 reserved1[4]; |
| 138 | u32 status; |
| 139 | u32 reserved2[3]; |
| 140 | }; |
| 141 | |
| 142 | #define efuse_base ((struct efuse_reg *)ZYNQ_EFUSE_BASEADDR) |
| 143 | |
Michal Simek | eb1dfa7 | 2013-02-04 12:38:59 +0100 | [diff] [blame] | 144 | #endif /* _ASM_ARCH_HARDWARE_H */ |