blob: d0fba64283945210f2e033056ddac0d423e5bc70 [file] [log] [blame]
Michal Simekeb1dfa72013-02-04 12:38:59 +01001/*
2 * Copyright (c) 2013 Xilinx Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Michal Simekeb1dfa72013-02-04 12:38:59 +01005 */
6
7#ifndef _ASM_ARCH_HARDWARE_H
8#define _ASM_ARCH_HARDWARE_H
9
Michal Simek20d1ebf2013-12-19 23:38:58 +053010#define ZYNQ_SERIAL_BASEADDR0 0xE0000000
11#define ZYNQ_SERIAL_BASEADDR1 0xE0001000
Michal Simekb0bf9552013-04-23 11:35:18 +020012#define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000
13#define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000
14#define ZYNQ_SCU_BASEADDR 0xF8F00000
Michal Simekad2e2b72013-04-12 16:21:26 +020015#define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600
Michal Simek242192b2013-04-12 16:33:08 +020016#define ZYNQ_GEM_BASEADDR0 0xE000B000
17#define ZYNQ_GEM_BASEADDR1 0xE000C000
Michal Simek0dd222b2013-04-22 14:56:49 +020018#define ZYNQ_SDHCI_BASEADDR0 0xE0100000
19#define ZYNQ_SDHCI_BASEADDR1 0xE0101000
Michal Simekbeedbcf2013-04-22 15:21:33 +020020#define ZYNQ_I2C_BASEADDR0 0xE0004000
21#define ZYNQ_I2C_BASEADDR1 0xE0005000
Jagannadha Sutradharudu Teki216ec092013-07-29 23:45:16 +053022#define ZYNQ_SPI_BASEADDR0 0xE0006000
23#define ZYNQ_SPI_BASEADDR1 0xE0007000
Michal Simekf5ff7bc2013-06-17 14:37:01 +020024#define ZYNQ_DDRC_BASEADDR 0xF8006000
Michal Simekeb1dfa72013-02-04 12:38:59 +010025
Michal Simekf0c82112014-01-16 09:18:21 +010026/* Bootmode setting values */
27#define ZYNQ_BM_MASK 0xF
28#define ZYNQ_BM_NOR 0x2
29#define ZYNQ_BM_SD 0x5
30#define ZYNQ_BM_JTAG 0x0
31
Michal Simekeb1dfa72013-02-04 12:38:59 +010032/* Reflect slcr offsets */
33struct slcr_regs {
34 u32 scl; /* 0x0 */
35 u32 slcr_lock; /* 0x4 */
36 u32 slcr_unlock; /* 0x8 */
Michal Simekd9f2c112012-10-15 14:01:23 +020037 u32 reserved0[75];
38 u32 gem0_rclk_ctrl; /* 0x138 */
39 u32 gem1_rclk_ctrl; /* 0x13c */
40 u32 gem0_clk_ctrl; /* 0x140 */
41 u32 gem1_clk_ctrl; /* 0x144 */
42 u32 reserved1[46];
Michal Simekeb1dfa72013-02-04 12:38:59 +010043 u32 pss_rst_ctrl; /* 0x200 */
Michal Simek6d464802013-02-04 12:42:25 +010044 u32 reserved2[15];
45 u32 fpga_rst_ctrl; /* 0x240 */
46 u32 reserved3[5];
Michal Simekeb1dfa72013-02-04 12:38:59 +010047 u32 reboot_status; /* 0x258 */
Michal Simek6d464802013-02-04 12:42:25 +010048 u32 boot_mode; /* 0x25c */
49 u32 reserved4[116];
50 u32 trust_zone; /* 0x430 */ /* FIXME */
Michal Simek15d654c2013-04-22 15:43:02 +020051 u32 reserved5_1[63];
52 u32 pss_idcode; /* 0x530 */
53 u32 reserved5_2[51];
Michal Simek6d464802013-02-04 12:42:25 +010054 u32 ddr_urgent; /* 0x600 */
55 u32 reserved6[6];
56 u32 ddr_urgent_sel; /* 0x61c */
Michal Simek15d654c2013-04-22 15:43:02 +020057 u32 reserved7[56];
58 u32 mio_pin[54]; /* 0x700 - 0x7D4 */
59 u32 reserved8[74];
60 u32 lvl_shftr_en; /* 0x900 */
61 u32 reserved9[3];
Michal Simek6d464802013-02-04 12:42:25 +010062 u32 ocm_cfg; /* 0x910 */
Michal Simekeb1dfa72013-02-04 12:38:59 +010063};
64
Michal Simekb0bf9552013-04-23 11:35:18 +020065#define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR)
Michal Simekeb1dfa72013-02-04 12:38:59 +010066
Michal Simek6d464802013-02-04 12:42:25 +010067struct devcfg_regs {
68 u32 ctrl; /* 0x0 */
69 u32 lock; /* 0x4 */
70 u32 cfg; /* 0x8 */
71 u32 int_sts; /* 0xc */
72 u32 int_mask; /* 0x10 */
73 u32 status; /* 0x14 */
74 u32 dma_src_addr; /* 0x18 */
75 u32 dma_dst_addr; /* 0x1c */
76 u32 dma_src_len; /* 0x20 */
77 u32 dma_dst_len; /* 0x24 */
78 u32 rom_shadow; /* 0x28 */
79 u32 reserved1[2];
80 u32 unlock; /* 0x34 */
81 u32 reserved2[18];
82 u32 mctrl; /* 0x80 */
83 u32 reserved3;
84 u32 write_count; /* 0x88 */
85 u32 read_count; /* 0x8c */
86};
87
Michal Simekb0bf9552013-04-23 11:35:18 +020088#define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR)
Michal Simek6d464802013-02-04 12:42:25 +010089
90struct scu_regs {
91 u32 reserved1[16];
92 u32 filter_start; /* 0x40 */
93 u32 filter_end; /* 0x44 */
94};
95
Michal Simekb0bf9552013-04-23 11:35:18 +020096#define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR)
Michal Simek6d464802013-02-04 12:42:25 +010097
Michal Simekf5ff7bc2013-06-17 14:37:01 +020098struct ddrc_regs {
99 u32 ddrc_ctrl; /* 0x0 */
100 u32 reserved[60];
101 u32 ecc_scrub; /* 0xF4 */
102};
103#define ddrc_base ((struct ddrc_regs *)ZYNQ_DDRC_BASEADDR)
104
Michal Simekeb1dfa72013-02-04 12:38:59 +0100105#endif /* _ASM_ARCH_HARDWARE_H */