blob: b0f8505252aa3b5ae167d7f568168fc09d48b711 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03002/*
3 * board/renesas/porter/porter.c
4 *
5 * Copyright (C) 2015 Renesas Electronics Corporation
6 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +03007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030014#include <malloc.h>
15#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030017#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060018#include <env_internal.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030019#include <asm/processor.h>
20#include <asm/mach-types.h>
21#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060022#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060023#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090024#include <linux/errno.h>
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030025#include <asm/arch/sys_proto.h>
26#include <asm/gpio.h>
27#include <asm/arch/rmobile.h>
28#include <asm/arch/rcar-mstp.h>
29#include <asm/arch/sh_sdhi.h>
30#include <netdev.h>
31#include <miiphy.h>
32#include <i2c.h>
33#include <div64.h>
34#include "qos.h"
35
36DECLARE_GLOBAL_DATA_PTR;
37
38#define CLK2MHZ(clk) (clk / 1000 / 1000)
39void s_init(void)
40{
41 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
42 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
43 u32 stc;
44
45 /* Watchdog init */
46 writel(0xA5A5A500, &rwdt->rwtcsra);
47 writel(0xA5A5A500, &swdt->swtcsra);
48
49 /* CPU frequency setting. Set to 1.5GHz */
50 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
51 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
52
53 /* QoS */
54 qos_init();
55}
56
Marek Vasuta5bbe262018-01-07 19:32:56 +010057#define TMU0_MSTP125 BIT(25)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030058
59#define SD2CKCR 0xE615026C
60#define SD_97500KHZ 0x7
61
62int board_early_init_f(void)
63{
64 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
65
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030066 /*
67 * SD0 clock is set to 97.5MHz by default.
68 * Set SD2 to the 97.5MHz as well.
69 */
70 writel(SD_97500KHZ, SD2CKCR);
71
72 return 0;
73}
74
Marek Vasutb97daa62018-02-17 00:35:23 +010075#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
76
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030077int board_init(void)
78{
79 /* adress of boot parameters */
80 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
81
Marek Vasutb97daa62018-02-17 00:35:23 +010082 /* Force ethernet PHY out of reset */
83 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
84 gpio_direction_output(ETHERNET_PHY_RESET, 0);
85 mdelay(10);
86 gpio_direction_output(ETHERNET_PHY_RESET, 1);
87
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030088 return 0;
89}
90
Marek Vasuta5bbe262018-01-07 19:32:56 +010091int dram_init(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030092{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053093 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasuta5bbe262018-01-07 19:32:56 +010094 return -EINVAL;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030095
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030096 return 0;
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +030097}
98
Marek Vasuta5bbe262018-01-07 19:32:56 +010099int dram_init_banksize(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300100{
Marek Vasuta5bbe262018-01-07 19:32:56 +0100101 fdtdec_setup_memory_banksize();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300102
103 return 0;
104}
105
106/* porter has KSZ8041RNLI */
107#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100108#define PHY_LED_MODE 0xC000
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300109#define PHY_LED_MODE_ACK 0x4000
110int board_phy_config(struct phy_device *phydev)
111{
112 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
113 ret &= ~PHY_LED_MODE;
114 ret |= PHY_LED_MODE_ACK;
115 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
116
117 return 0;
118}
119
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100120void reset_cpu(void)
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300121{
Marek Vasut5e61b942018-02-17 02:16:48 +0100122 struct udevice *dev;
123 const u8 pmic_bus = 6;
124 const u8 pmic_addr = 0x5a;
125 u8 data;
126 int ret;
127
128 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
129 if (ret)
130 hang();
131
132 ret = dm_i2c_read(dev, 0x13, &data, 1);
133 if (ret)
134 hang();
135
136 data |= BIT(1);
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300137
Marek Vasut5e61b942018-02-17 02:16:48 +0100138 ret = dm_i2c_write(dev, 0x13, &data, 1);
139 if (ret)
140 hang();
Vladimir Barinov2f8c00e2015-02-14 01:06:13 +0300141}
Marek Vasutebcf2812018-04-17 02:49:48 +0200142
143enum env_location env_get_location(enum env_operation op, int prio)
144{
145 const u32 load_magic = 0xb33fc0de;
146
147 /* Block environment access if loaded using JTAG */
148 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
149 (op != ENVOP_INIT))
150 return ENVL_UNKNOWN;
151
152 if (prio)
153 return ENVL_UNKNOWN;
154
155 return ENVL_SPI_FLASH;
156}