blob: 0c7b4ee4159308e9355597801704f1943db40ff1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ilko Iliev61fdb732009-06-12 21:20:39 +02002/*
3 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Ilko Iliev61fdb732009-06-12 21:20:39 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 * Copyright (C) 2008 Ronetix Ilko Iliev (www.ronetix.at)
7 * Copyright (C) 2009 Jean-Christopher PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Ilko Iliev61fdb732009-06-12 21:20:39 +02008 */
9
10#include <common.h>
Alexey Brodkin267d8e22014-02-26 17:47:58 +040011#include <linux/sizes.h>
Asen Dimov6a595142011-07-26 04:48:41 +000012#include <asm/io.h>
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010013#include <asm/gpio.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020014#include <asm/arch/at91sam9_smc.h>
15#include <asm/arch/at91_common.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020016#include <asm/arch/at91_rstc.h>
Asen Dimov9128acd2010-04-06 16:18:04 +030017#include <asm/arch/at91_matrix.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020018#include <asm/arch/clk.h>
Asen Dimov6a595142011-07-26 04:48:41 +000019#include <asm/arch/gpio.h>
20
Ilko Iliev61fdb732009-06-12 21:20:39 +020021#include <lcd.h>
22#include <atmel_lcdc.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020023#if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
24#include <net.h>
25#endif
26#include <netdev.h>
Simon Glass0ffb9d62017-05-31 19:47:48 -060027#include <asm/mach-types.h>
Ilko Iliev61fdb732009-06-12 21:20:39 +020028
29DECLARE_GLOBAL_DATA_PTR;
30
31/* ------------------------------------------------------------------------- */
32/*
33 * Miscelaneous platform dependent initialisations
34 */
35
36#ifdef CONFIG_CMD_NAND
37static void pm9261_nand_hw_init(void)
38{
39 unsigned long csa;
Asen Dimov6a595142011-07-26 04:48:41 +000040 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
41 struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
Ilko Iliev61fdb732009-06-12 21:20:39 +020042
43 /* Enable CS3 */
Asen Dimov9128acd2010-04-06 16:18:04 +030044 csa = readl(&matrix->csa) | AT91_MATRIX_CSA_EBI_CS3A;
45 writel(csa, &matrix->csa);
Ilko Iliev61fdb732009-06-12 21:20:39 +020046
47 /* Configure SMC CS3 for NAND/SmartMedia */
Asen Dimov9128acd2010-04-06 16:18:04 +030048 writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
49 AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
50 &smc->cs[3].setup);
51
52 writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
53 AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
54 &smc->cs[3].pulse);
55
56 writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
57 &smc->cs[3].cycle);
58
59 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
60 AT91_SMC_MODE_EXNW_DISABLE |
Ilko Iliev61fdb732009-06-12 21:20:39 +020061#ifdef CONFIG_SYS_NAND_DBW_16
Asen Dimov9128acd2010-04-06 16:18:04 +030062 AT91_SMC_MODE_DBW_16 |
Ilko Iliev61fdb732009-06-12 21:20:39 +020063#else /* CONFIG_SYS_NAND_DBW_8 */
Asen Dimov9128acd2010-04-06 16:18:04 +030064 AT91_SMC_MODE_DBW_8 |
Ilko Iliev61fdb732009-06-12 21:20:39 +020065#endif
Asen Dimov9128acd2010-04-06 16:18:04 +030066 AT91_SMC_MODE_TDF_CYCLE(2),
67 &smc->cs[3].mode);
68
Wenyou Yang78f89762016-02-03 10:16:50 +080069 at91_periph_clk_enable(ATMEL_ID_PIOA);
70 at91_periph_clk_enable(ATMEL_ID_PIOC);
Ilko Iliev61fdb732009-06-12 21:20:39 +020071
72 /* Configure RDY/BSY */
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010073 gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
Ilko Iliev61fdb732009-06-12 21:20:39 +020074
75 /* Enable NandFlash */
Andreas Bießmanna4c24d32013-11-29 12:13:45 +010076 gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
Ilko Iliev61fdb732009-06-12 21:20:39 +020077
Asen Dimov9128acd2010-04-06 16:18:04 +030078 at91_set_a_periph(AT91_PIO_PORTC, 0, 0); /* NANDOE */
79 at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* NANDWE */
Ilko Iliev61fdb732009-06-12 21:20:39 +020080}
81#endif
82
83
84#ifdef CONFIG_DRIVER_DM9000
85static void pm9261_dm9000_hw_init(void)
86{
Asen Dimov6a595142011-07-26 04:48:41 +000087 struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
Asen Dimov9128acd2010-04-06 16:18:04 +030088
Ilko Iliev61fdb732009-06-12 21:20:39 +020089 /* Configure SMC CS2 for DM9000 */
Asen Dimov9128acd2010-04-06 16:18:04 +030090 writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
91 AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
92 &smc->cs[2].setup);
93
94 writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(8) |
95 AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(8),
96 &smc->cs[2].pulse);
97
98 writel(AT91_SMC_CYCLE_NWE(16) | AT91_SMC_CYCLE_NRD(16),
99 &smc->cs[2].cycle);
100
101 writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
102 AT91_SMC_MODE_EXNW_DISABLE |
103 AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
104 AT91_SMC_MODE_TDF_CYCLE(1),
105 &smc->cs[2].mode);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200106
107 /* Configure Interrupt pin as input, no pull-up */
Wenyou Yang78f89762016-02-03 10:16:50 +0800108 at91_periph_clk_enable(ATMEL_ID_PIOA);
Asen Dimov9128acd2010-04-06 16:18:04 +0300109 at91_set_pio_input(AT91_PIO_PORTA, 24, 0);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200110}
111#endif
112
113#ifdef CONFIG_LCD
114vidinfo_t panel_info = {
Jeroen Hofsteee887b722014-06-10 00:16:23 +0200115 .vl_col = 240,
116 .vl_row = 320,
117 .vl_clk = 4965000,
118 .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
119 ATMEL_LCDC_INVFRAME_INVERTED,
120 .vl_bpix = 3,
121 .vl_tft = 1,
122 .vl_hsync_len = 5,
123 .vl_left_margin = 1,
124 .vl_right_margin = 33,
125 .vl_vsync_len = 1,
126 .vl_upper_margin = 1,
127 .vl_lower_margin = 0,
128 .mmio = ATMEL_BASE_LCDC,
Ilko Iliev61fdb732009-06-12 21:20:39 +0200129};
130
131void lcd_enable(void)
132{
Asen Dimov9128acd2010-04-06 16:18:04 +0300133 at91_set_pio_value(AT91_PIO_PORTA, 22, 0); /* power up */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200134}
135
136void lcd_disable(void)
137{
Asen Dimov9128acd2010-04-06 16:18:04 +0300138 at91_set_pio_value(AT91_PIO_PORTA, 22, 1); /* power down */
Ilko Iliev61fdb732009-06-12 21:20:39 +0200139}
140
141static void pm9261_lcd_hw_init(void)
142{
Asen Dimov9128acd2010-04-06 16:18:04 +0300143 at91_set_a_periph(AT91_PIO_PORTB, 1, 0); /* LCDHSYNC */
144 at91_set_a_periph(AT91_PIO_PORTB, 2, 0); /* LCDDOTCK */
145 at91_set_a_periph(AT91_PIO_PORTB, 3, 0); /* LCDDEN */
146 at91_set_a_periph(AT91_PIO_PORTB, 4, 0); /* LCDCC */
147 at91_set_a_periph(AT91_PIO_PORTB, 7, 0); /* LCDD2 */
148 at91_set_a_periph(AT91_PIO_PORTB, 8, 0); /* LCDD3 */
149 at91_set_a_periph(AT91_PIO_PORTB, 9, 0); /* LCDD4 */
150 at91_set_a_periph(AT91_PIO_PORTB, 10, 0); /* LCDD5 */
151 at91_set_a_periph(AT91_PIO_PORTB, 11, 0); /* LCDD6 */
152 at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* LCDD7 */
153 at91_set_a_periph(AT91_PIO_PORTB, 15, 0); /* LCDD10 */
154 at91_set_a_periph(AT91_PIO_PORTB, 16, 0); /* LCDD11 */
155 at91_set_a_periph(AT91_PIO_PORTB, 17, 0); /* LCDD12 */
156 at91_set_a_periph(AT91_PIO_PORTB, 18, 0); /* LCDD13 */
157 at91_set_a_periph(AT91_PIO_PORTB, 19, 0); /* LCDD14 */
158 at91_set_a_periph(AT91_PIO_PORTB, 20, 0); /* LCDD15 */
159 at91_set_b_periph(AT91_PIO_PORTB, 23, 0); /* LCDD18 */
160 at91_set_b_periph(AT91_PIO_PORTB, 24, 0); /* LCDD19 */
161 at91_set_b_periph(AT91_PIO_PORTB, 25, 0); /* LCDD20 */
162 at91_set_b_periph(AT91_PIO_PORTB, 26, 0); /* LCDD21 */
163 at91_set_b_periph(AT91_PIO_PORTB, 27, 0); /* LCDD22 */
164 at91_set_b_periph(AT91_PIO_PORTB, 28, 0); /* LCDD23 */
165
Wenyou Yang78f89762016-02-03 10:16:50 +0800166 at91_system_clk_enable(AT91_PMC_HCK1);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200167
Asen Dimov6a595142011-07-26 04:48:41 +0000168 gd->fb_base = ATMEL_BASE_SRAM;
Ilko Iliev61fdb732009-06-12 21:20:39 +0200169}
170
171#ifdef CONFIG_LCD_INFO
172#include <nand.h>
173#include <version.h>
174
175extern flash_info_t flash_info[];
176
177void lcd_show_board_info(void)
178{
Wenyou.Yang@microchip.com8f2bbde2017-07-21 17:04:56 +0800179 ulong dram_size, nand_size, flash_size;
Ilko Iliev61fdb732009-06-12 21:20:39 +0200180 int i;
181 char temp[32];
182
183 lcd_printf ("%s\n", U_BOOT_VERSION);
184 lcd_printf ("(C) 2009 Ronetix GmbH\n");
185 lcd_printf ("support@ronetix.at\n");
186 lcd_printf ("%s CPU at %s MHz",
Achim Ehrlich443873d2010-02-24 10:29:16 +0100187 CONFIG_SYS_AT91_CPU_NAME,
Ilko Iliev61fdb732009-06-12 21:20:39 +0200188 strmhz(temp, get_cpu_clk_rate()));
189
190 dram_size = 0;
191 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
192 dram_size += gd->bd->bi_dram[i].size;
193
194 nand_size = 0;
195 for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
Grygorii Strashkoa2973c62017-06-26 19:13:04 -0500196 nand_size += get_nand_dev_by_index(i)->size;
Ilko Iliev61fdb732009-06-12 21:20:39 +0200197
198 flash_size = 0;
199 for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
200 flash_size += flash_info[i].size;
201
Ilko Iliev61fdb732009-06-12 21:20:39 +0200202 lcd_printf ("%ld MB SDRAM, %ld MB NAND\n%ld MB NOR Flash\n"
203 "%ld MB DataFlash\n",
204 dram_size >> 20,
205 nand_size >> 20,
Wenyou.Yang@microchip.com8f2bbde2017-07-21 17:04:56 +0800206 flash_size >> 20);
Ilko Iliev61fdb732009-06-12 21:20:39 +0200207}
208#endif /* CONFIG_LCD_INFO */
209
210#endif /* CONFIG_LCD */
211
Asen Dimov7aa4dc02011-12-09 10:59:07 +0000212int board_early_init_f(void)
Ilko Iliev61fdb732009-06-12 21:20:39 +0200213{
Asen Dimov7aa4dc02011-12-09 10:59:07 +0000214 return 0;
215}
216
217int board_init(void)
218{
219 /* arch number of PM9261-Board */
220 gd->bd->bi_arch_number = MACH_TYPE_PM9261;
221
Ilko Iliev61fdb732009-06-12 21:20:39 +0200222 /* adress of boot parameters */
223 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
224
Ilko Iliev61fdb732009-06-12 21:20:39 +0200225#ifdef CONFIG_CMD_NAND
226 pm9261_nand_hw_init();
227#endif
Ilko Iliev61fdb732009-06-12 21:20:39 +0200228#ifdef CONFIG_DRIVER_DM9000
229 pm9261_dm9000_hw_init();
230#endif
231#ifdef CONFIG_LCD
232 pm9261_lcd_hw_init();
233#endif
234 return 0;
235}
236
Ilko Ilievc120e9e2009-09-05 02:51:34 +0200237#ifdef CONFIG_DRIVER_DM9000
238int board_eth_init(bd_t *bis)
239{
240 return dm9000_initialize(bis);
241}
242#endif
243
Ilko Iliev61fdb732009-06-12 21:20:39 +0200244int dram_init(void)
245{
Asen Dimov5aae7462010-12-12 12:41:30 +0200246 /* dram_init must store complete ramsize in gd->ram_size */
Albert ARIBAUDa9606732011-07-03 05:55:33 +0000247 gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
Asen Dimov5aae7462010-12-12 12:41:30 +0200248 PHYS_SDRAM_SIZE);
249 return 0;
250}
251
Simon Glass2f949c32017-03-31 08:40:32 -0600252int dram_init_banksize(void)
Asen Dimov5aae7462010-12-12 12:41:30 +0200253{
Ilko Iliev61fdb732009-06-12 21:20:39 +0200254 gd->bd->bi_dram[0].start = PHYS_SDRAM;
255 gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
Simon Glass2f949c32017-03-31 08:40:32 -0600256
257 return 0;
Ilko Iliev61fdb732009-06-12 21:20:39 +0200258}
259
260#ifdef CONFIG_RESET_PHY_R
261void reset_phy(void)
262{
263#ifdef CONFIG_DRIVER_DM9000
264 /*
265 * Initialize ethernet HW addr prior to starting Linux,
266 * needed for nfsroot
267 */
Joe Hershberger3dbe17e2015-03-22 17:09:06 -0500268 eth_init();
Ilko Iliev61fdb732009-06-12 21:20:39 +0200269#endif
270}
271#endif
272
273#ifdef CONFIG_DISPLAY_BOARDINFO
274int checkboard (void)
275{
276 char buf[32];
277
278 printf ("Board : Ronetix PM9261\n");
279 printf ("Crystal frequency: %8s MHz\n",
280 strmhz(buf, get_main_clk_rate()));
281 printf ("CPU clock : %8s MHz\n",
282 strmhz(buf, get_cpu_clk_rate()));
283 printf ("Master clock : %8s MHz\n",
284 strmhz(buf, get_mck_clk_rate()));
285
286 return 0;
287}
288#endif